

# **CMS32L051** datasheet

ARM® Cortex®-M0+ based, ultra low power consumption 32-bit microcontroller

Built-in 64K byte Flash, rich simulation function, timer and various communication interfaces

V1.80

Please be reminded about following CMS's policies on intellectual property

\* Cmsemicron Limited (denoted as 'our company' for later use) has already applied for relative patents and entitled legal rights. Any patents related to CMS's MCU or other products is not authorized to use. Any individual, organization or company which infringes s our company's interlectual property rights will be forbidden and stopped by our company through any legal actions, and our company will claim the lost and required for compensation of any damage to the company.

 $\star\,$  The name of Cmsemicron Limited and logo are both trademarks of our company.

\* Our company preserve the rights to further elaborate on the improvements about products' function, reliability and design in this manual. However, our company is not responsible for any usage about this munal. The applications and their purposes in this manual are just for clarification, our company does not guarantee that these applications are feasible without further improvements and changes, and our company does not recommend any usage of the products in areas where people's safety is endangered during accident. Our company's products are not authorzed to be used for life-saving or life support devices and systems.our company has the right to change or improve the product without any notification, for latest news, please visit our website: www.mcu.com.cn



#### Features

- Ultra-low power consumption operating environment:
- Power supply voltage range: 1.8V to 5.5V
- Temperature range: -40°C to 105°C
- Low power consumption mode: sleep mode, deep sleep mode
- Operating power consumption: 70uA/MHz@64MHz
- Power consumption in deep sleep mode:80uA
- Power consumption in deep sleep mode with partial power failure: 4.5uA
- Deep sleep mode with partial power failure +32.768K+RTC: 5uA
- Core:
  - > ARM®32-bitCortex®-M0+ CPU
  - ➢ Working frequency: 32KHz∼64MHz
- Memory:
  - 64KB Flash memory, with program and data storage shared
- > 1.5KB dedicated data Flash memory
- > 8KB SRAM memory with parity check

#### • Power and reset management:

- Built-in power-on reset (POR) circuit
- Built-in voltage detection (LVD) circuit (threshold voltage can be set)

#### • Clock management:

- Built-in high-speed vibrator, accuracy (±1%) .Can provide 2MHz~64MHz system clock and peripheral module operation clock
- Built-in 15KHz low-speed oscillator
- Support 1MHz~20MHz external crystal oscillator
- Support 32.768KHz external crystal oscillator, can be used to calibrate the internal high-speed vibrator
- Multiplier module:
- > Support single cycle 32bit multiplication operation

#### • Enhanced DMA controller:

- Interrupt trigger start.
- Transmission mode is selectable (normal transmission mode, repeated transmission mode, block transmission mode and chain transmission mode)

#### • Analog peripheral:

12-bit precision ADC converter, conversion rate 500Ksps, 35 external analog channels, internal optional PGA0 output as conversion channel, with temperature sensor, support single-channel conversion mode and multi-channel scan conversion mode Conversion range: 0 to positive reference voltage

#### • Input/output port:

- ➢ Number of I/O port: 16∼45
- Can switch between N-channel open drain and internal pull-up and pull-down
- > Built-in button interrupt detection function
- > Built-in clock output/buzzer output control circuit

#### Serial two-wire debugger (SWD)

#### • Abundant timer:

- > 16-bit timer: 8 channels
- 15-bit interval timer: 1
- Real-time clock (RTC): 1 (with perpetual calendar, alarm clock function, and supports a wide range of clock correction)
- Watchdog timer (WWDT): 1
- SysTick timer

#### • Abundant and flexible interface:

- 3-channel serial communication unit: each channel can be freely configured as a 1-channel standard UART, 2-channel SPI or 2-channel simple I2C
- Standard SPI: 1 channel (support 8bit and16bit)
- Standard I2C: 1 channel
- IrDA: 1 channel

#### • security function:

- > Comply with relevant standards of IEC/UL 60730
- Abnormal storage space access error
- Support RAM parity check
- Support hardware CRC check
- Support important SFR protection to prevent misoperation
- > 128-bit unique ID number
- d Flash secondary protection in debug mode (level1: only the entire flash area can be erased, not read or write; level2: the emulator connection is invalid, and the flash operation is not possible)

The transmission source/destination area is optional for the full address space range

#### • Linkage controller:

- The event signals can be linked together to realize the linkage of peripheral functions.
- > 15 types of event input, 4 types of event trigger.

• Encapsulation:

Support multiple encapsulation of 20 Pin to 48 Pin

# **1 Overview**

### 1.1 Introduction

Ultra-low power consumption CMS32L051 uses high-performance 32-bit RISC core of ARM®Cortex®-M0+, can work at a frequency of up to 64 MHz, and adopts high-speed embedded flash memory (SRAM max. 8KB, program/data flash memory max. 64KB) This product integrates multiple standard interfaces of I2C, SPI, UARTand LIN Integrated 12bit A/D converter, temperature sensor. Among them, the 12bit A/D converter can collect external sensor signals, reducing system design costs. The temperature sensor integrated in the chip can realize real-time monitoring of the external ambient temperature. Integrated 8channel 16bit timer module, and equipped with EPWM control circuit, combined with the timer can realize the control of one DC motor or two stepper motors.

CMS32L051 also has excellent low-power performance, supports two low-power modes of sleep and deep sleep, and is designed to be flexible. Its operating power consumption is 70uA/MHz@64MHz, and the power consumption is only 4.5uA in deep sleep mode with partial power-down, which is suitable for battery-powered low-power devices. At the same time, due to the integrated event linkage controller, direct connection between hardware modules can be realized without the intervention of the CPU, which is faster than using interrupt response, while reducing the frequency of CPU activity and prolonging the battery life.

These features make the CMS32L051 microcontroller series can be widely used in consumer civil products, such as household appliances, mobile devices, etc.



## 1.2 Product model list



#### List of products of CMS32L051:

| Number of Pin | Encapsulation                                                 | Product model |  |
|---------------|---------------------------------------------------------------|---------------|--|
| 20pin         | 20-pin plastic package TSSOP (6.5X4.4mm, 0.65mm pitch)        | CMS32L051TS20 |  |
| 20pin         | 20-pin plastic package QFN(3X3mm, 0.4mm pitch)                | CMS32L051QN20 |  |
| 24pin         | 24pin 24-pin plastic package SSOP (8.65X3.9mm, 0.635mm pitch) |               |  |
| 24pin         | 24-pin plastic package QFN (4X4mm, 0.5mm pitch)               | CMS32L051QN24 |  |
| 32pin         | 32-pin plastic package QFN (5X5mm, 0.5mm pitch)               | CMS32L051QN32 |  |
| 32pin         | 32-pin plastic package LQFP (7X7mm, 0.8mm pitch)              | CMS32L051LQ32 |  |
| 40pin         | 40-pin plastic packageQFN (5X5mm, 0.4mm pitch)                |               |  |
| 48pin         | 48-pin plastic packageLQFP (7X7mm, 0.5mm pitch)               | CMS32L051LQ48 |  |

#### FLASH, SRAM capacity:

| Flash   | Special data | CDAM |               |               | CMS32L051 |       |                 |
|---------|--------------|------|---------------|---------------|-----------|-------|-----------------|
| memory  | Flash memory | SRAM | 20pin         | 24pin         | 32pin     | 40pin | 48pin           |
| 0.41/2D | 1.5KB        | 8KB  | CMS32L051TS20 | CMS32L051SS24 |           |       | CMS32L051LQ48   |
| 64KB    | 1.3ND        |      | CMS32L051QN20 | CMS32L051QN24 |           |       | CIVIS32L051LQ48 |



# **1.3** Pin connection diagram (Top View)

# 1.3.1 CMS32L051TS20 pin diagram



• 20-pin plastic package TSSOP (6.5x4.4mm、0.65mm pitch)



# 1.3.2 CMS32L051QN20 pin diagram

• 20-pin plastic package QFN (3x3mm, 0.4mm pitch)





•

# 1.3.3 CMS32L051SS24 pin diagram

24-pin plastic package SSOP (8.65x3.9mm, 0.635mm pitch)





# 1.3.4 CMS32L051QN24 pin diagram

• 24-pin plastic package QFN (4x4mm, 0.5mm pitch)





# 1.3.5 CMS32L051LQ32 pin diagram

• 32-pin plastic package LQFP (7x7mm, 0.8mm pitch)





# 1.3.6 CMS32L051QN32 pin diagram

• 32-pin plastic package QFN (5x5mm, 0.5mm pitch)





# 1.3.7 CMS32L051QN40 pin diagram

• 40-pin plastic package QFN (5x5mm, 0.4mm pitch)





## 1.3.8 CMS32L051LQ48 pin diagram

• 48-pin plastic package LQFP (7x7mm, 0.5mm pitch)





# 2 Product structure diagram



Note: The above is for 48pin product. Some functions of products below 48pin are not supported.

# 3 Memory mapping





# **4** Pin function

# 4.1 **Port function**

#### Table 4.1.1

| Port   | Port type | Reuse function                 | Digital output function set | Digital input function set | W         | /hethei<br>e | r the fu<br>quippe |           | is        |
|--------|-----------|--------------------------------|-----------------------------|----------------------------|-----------|--------------|--------------------|-----------|-----------|
| name   | rontype   | itedse function                | register<br>pxxcfg[3:0]     | register<br>xxxPCFG[5:0]   | 48<br>Pin | 40<br>Pin    | 32<br>Pin          | 24<br>Pin | 20<br>Pin |
| RESETB | Туре 3    | RESETB                         | -                           | -                          |           |              | •                  |           |           |
|        |           | GPIO                           | 00H                         | 00H                        |           |              |                    |           |           |
|        |           | ANI11                          | 00H                         | 00H                        |           |              |                    |           |           |
| P00    |           | T100                           | 00H                         | 00H                        |           |              |                    |           |           |
|        |           | Configurable digital functions | X (see table 4.1.2)         | X (see table 4.1.2)        | •         | •            | •                  |           |           |
|        |           | GPIO                           | 00H                         | 00H                        |           |              | •                  |           |           |
|        |           | ANI10                          | 00H                         | 00H                        |           | •            | •                  |           |           |
| P01    |           | ТО00                           | 00H                         | 00H                        |           | •            | •                  |           |           |
|        |           | Configurable digital functions | X (see table 4.1.2)         | X (see table 4.1.2)        | •         | •            | •                  |           |           |
|        |           | GPIO                           | 00H                         | 00H                        |           |              |                    |           | ٠         |
|        |           | ANI9                           | 00H                         | 00H                        |           |              |                    |           | ٠         |
| 5.40   |           | SCLK11                         | 00H                         | 00H                        |           |              |                    |           | ٠         |
| P10    |           | SCL11                          | 00H                         | 00H                        |           |              |                    |           | ٠         |
|        |           | epwmo00                        | 00H                         | 00H                        |           |              |                    |           |           |
|        | Type 1    | Configurable digital functions | X (see table 4.1.2)         | X (see table 4.1.2)        | ٠         | •            | •                  | •         | •         |
|        |           | GPIO                           | 00H                         | 00H                        |           |              |                    |           |           |
|        |           | ANI8                           | 00H                         | 00H                        |           |              |                    |           |           |
|        |           | SDI11                          | 00H                         | 00H                        |           | •            | •                  |           |           |
| P11    |           | SDA11                          | 00H                         | 00H                        |           |              |                    |           |           |
|        |           | epwmo01                        | 00H                         | 00H                        |           |              |                    |           |           |
|        |           | Configurable digital functions | X (see table 4.1.2)         | X (see table 4.1.2)        | ٠         | •            | •                  | •         | •         |
|        |           | GPIO                           | 00H                         | 00H                        |           |              |                    |           |           |
|        |           | ANI13                          | 00H                         | 00H                        |           |              |                    |           | ٠         |
| P12    |           | SDO11                          | 00H                         | 00H                        |           |              |                    |           |           |
|        |           | epwmo02                        | 00H                         | 00H                        |           |              |                    |           | ٠         |
|        |           | Configurable digital functions | X (see table 4.1.2)         | X (see table 4.1.2)        | ٠         | •            | •                  | •         | •         |
| P13    |           | GPIO                           | 00H                         | 00H                        |           |              |                    |           |           |
| 110    |           | ANI16                          | 00H                         | 00H                        |           | •            | •                  | •         |           |



|      |        | epwmo03                        | 00H                 | 00H                 |   | • |   |   |   |
|------|--------|--------------------------------|---------------------|---------------------|---|---|---|---|---|
|      |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • |   | • | • |   |
|      |        | GPIO                           | 00H                 | 00H                 | • | • | • | • | • |
|      |        | ANI17                          | 00H                 | 00H                 | • | • |   | • | • |
| D14  |        | SDA20                          | 00H                 | 00H                 | • | • | • | • | • |
| P14  |        | epwmo04                        | 00H                 | 00H                 | • | • | • | • | • |
|      |        | Configurable digital           | X (see table        | X (see table        | • | • | • | • |   |
|      |        | functions                      | 4.1.2)              | 4.1.2)              | - |   | - | • | • |
|      |        | GPIO                           | 00H                 | 00H                 | • |   | • | • | - |
|      |        | ANI18                          | 00H                 | 00H                 | • |   | • | • | - |
| P15  |        | CLKBUZ1                        | 00H                 | 00H                 | • |   | • | ٠ | - |
|      |        | epwmo05                        | 00H                 | 00H                 | • |   | • |   | - |
|      |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • | • | • | • | - |
|      |        | GPIO                           | 00H                 | 00H                 | • |   |   | - | - |
|      |        | ANI19                          | 00H                 | 00H                 | • |   | • | - | - |
|      |        | TI01                           | 00H                 | 00H                 | • |   | • | - | - |
| P16  |        | T001                           | 00H                 | 00H                 |   |   | • | - | - |
|      |        | (SPIMOSI)                      | 00H                 | 00H                 | • |   | • | - | - |
|      |        | epwmo06                        | 00H                 | 00H                 | • |   |   | - | - |
|      |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • |   | • | - | - |
|      | Type 1 | GPIO                           | 00H                 | 00H                 | • |   | • | - | - |
|      |        | ANI20                          | 00H                 | 00H                 |   |   | • | - | - |
|      |        | TI02                           | 00H                 | 00H                 | • |   | • | - | - |
| P17  |        | T002                           | 00H                 | 00H                 |   |   |   | - | - |
|      |        | (SPIMISO)                      | 00H                 | 00H                 | • |   |   | - | - |
|      |        | epwmo07                        | 00H                 | 00H                 |   |   | • | - | - |
|      |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • | • | • | - | - |
|      |        | GPIO                           | 00H                 | 00H                 | • |   |   |   | • |
| P20  |        | ANIO                           | 00H                 | 00H                 |   |   |   |   |   |
| 120  |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • | • | • | • | • |
|      |        | GPIO                           | 00H                 | 00H                 | • |   |   |   |   |
| P21  |        | ANI1                           | 00H                 | 00H                 | • | • | • | • | • |
| 1 21 |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • | • | • | • | • |
|      |        | GPIO                           | 00H                 | 4.1.2)<br>00H       | • | • | • |   | • |
| Doc  |        | ANI2                           | 00H                 | 00H                 | • | • | • |   |   |
| P22  |        | Configurable digital           | X (see table        | X (see table        | • | • | • | • | • |
| P23  |        | functions<br>GPIO              | 4.1.2)<br>00H       | 4.1.2)<br>00H       |   | • |   |   |   |
| FZ3  |        | GFIO                           | 0011                | UULI                |   |   |   |   |   |



|     |        | ANI3                           | 00H                 | 00H                 |   | • | • |   |   |
|-----|--------|--------------------------------|---------------------|---------------------|---|---|---|---|---|
|     |        | Configurable digital           | X (see table        | X (see table        |   | • |   |   |   |
|     | -      | functions                      | 4.1.2)              | 4.1.2)              | - | - | • |   | • |
|     |        | GPIO                           | 00H                 | 00H                 | • | • | - | • | - |
| P24 |        | ANI4                           | 00H                 | 00H                 | • | • | - | • | - |
|     |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • | • | - | • | - |
|     |        | GPIO                           | 00H                 | 00H                 | • | • | - | - | - |
| P25 |        | ANI5                           | 00H                 | 00H                 | • | • | - | - | - |
| 0   |        | Configurable digital           | X (see table        | X (see table        |   | • | - | - | _ |
|     | -      | functions                      | 4.1.2)              | 4.1.2)              | - | - |   |   |   |
|     |        | GPIO                           | 00H                 | 00H                 | • | - | - | - | - |
| P26 |        | ANI6                           | 00H                 | 00H                 | • | - | - | - | - |
|     |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • | - | - | - | - |
|     |        | GPIO                           | 00H                 | 00H                 | • | - | - | - | - |
| P27 |        | ANI7                           | 00H                 | 00H                 | • | - | - | - | - |
|     |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • | - | - | - | - |
|     |        | GPIO                           | 00H                 | 00H                 | • | • |   | - | - |
|     |        | ANI21                          | 00H                 | 00H                 | • | • | • | - | - |
| P30 |        | INTP3                          | 00H                 | 00H                 | • | • | • | - | - |
|     |        | RTC1HZ                         | 00H                 | 00H                 | • | • |   | - | - |
|     |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • | • | • | - | - |
|     |        | GPIO                           | 00H                 | 00H                 | • | • |   | - | - |
|     | Type 1 | ANI22                          | 00H                 | 00H                 | • | • |   | - | - |
| P31 |        | TI03                           | 00H                 | 00H                 | • | • | • | - | - |
| -   |        | T003                           | 00H                 | 00H                 | • | • |   | - | - |
|     |        | Configurable digital           | X (see table        | X (see table        | • | • |   | - | - |
|     | -      | functions<br>GPIO              | 4.1.2)<br>00H       | 4.1.2)<br>00H       | • | • | • | • |   |
|     |        | SWDIO                          | 00H                 | 00H                 | - | • | - | - | • |
| P40 |        | Configurable digital           | X (see table        | X (see table        | - | • | • | • |   |
|     |        | functions                      | 4.1.2)              | 4.1.2)              | • |   | • | • | • |
|     |        | GPIO                           | 00H                 | 00H                 | • | - | - | - | - |
| P41 |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • | - | - | - | - |
|     |        | GPIO                           | 00H                 | 00H                 | • | • |   | - | - |
|     |        | ANI23                          | 00H                 | 00H                 | • | • | • | - | - |
| P50 |        | INTP1                          | 00H                 | 00H                 | • | • |   | - | - |
|     |        | (SPINSS)                       | 00H                 | 00H                 | • | • | • | - | - |
|     |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • | • | • | - | - |
| P51 |        | GPIO                           | 00H                 | 00H                 | • | • | • | - | - |
|     | 1      |                                | 1                   |                     |   |   |   | 1 | 1 |



|      |        | ANI24                          | 00H                 | 00H                 | • • |   | - | - |
|------|--------|--------------------------------|---------------------|---------------------|-----|---|---|---|
|      |        | INTP2                          | 00H                 | 00H                 | • • | • | - | - |
|      |        | (SPISCK)                       | 00H                 | 00H                 | • • | • | - | - |
|      |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • • | • | - | - |
|      |        | GPIO                           | 00H                 | 00H                 | • • | - | - | - |
| P60  |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • • | - | - | - |
|      |        | GPIO                           | 00H                 | 00H                 | • • | - | - | - |
| P61  |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • • | - | - | - |
|      |        | GPIO                           | 00H                 | 00H                 | • - | - | - | - |
| P62  |        | ANI27                          | 00H                 | 00H                 | • - | - | - | - |
| 1.02 |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • - | - | - | - |
|      |        | GPIO                           | 00H                 | 00H                 | • - | - | - | - |
| P63  |        | ANI28                          | 00H                 | 00H                 | • - | - | - | - |
| 1.00 |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • - | - | - | - |
|      |        | GPIO                           | 00H                 | 00H                 | • • |   |   | - |
|      |        | ANI29                          | 00H                 | 00H                 | • • |   |   | - |
|      |        | KR0                            | 00H                 | 00H                 | • • | - |   | - |
| P70  |        | SCLK21                         | 00H                 | 00H                 | • - | - |   | - |
|      |        | SCL21                          | 00H                 | 00H                 | • - | - |   | - |
|      |        | Configurable digital           | X (see table        | X (see table        | • • | • |   | - |
|      |        | functions                      | 4.1.2)              | 4.1.2)              |     | - |   |   |
|      |        | GPIO                           | 00H                 | 00H                 | • - | - | • | - |
|      |        | ANI30                          | 00H                 | 00H                 | • - | - | • | - |
| P71  | Type 1 | KR1                            | 00H                 | 00H                 | • - | - | • | - |
| 171  |        | SDI21                          | 00H                 | 00H                 | • - | - | • | - |
|      |        | SDA21                          | 00H                 | 00H                 | • - | - | ٠ | - |
|      |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • - | - | • | - |
|      |        | GPIO                           | 00H                 | 00H                 | • • | • | ٠ | - |
|      |        | ANI31                          | 00H                 | 00H                 | • • | • |   | - |
| P72  |        | KR2                            | 00H                 | 00H                 | • • | - | ٠ | - |
|      |        | SDO21                          | 00H                 | 00H                 | • - | - |   | - |
|      |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • • | • | • | - |
|      |        | GPIO                           | 00H                 | 00H                 | • • |   |   | - |
|      |        | ANI32                          | 00H                 | 00H                 | • • |   | • | - |
| P73  |        | KR3                            | 00H                 | 00H                 | • • | - |   | - |
|      |        | SDO01                          | 00H                 | 00H                 | • • | - |   | - |
|      |        | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • • | • | • | - |



|       |         | GPIO                           | 00H                 | 00H                 |   |   |   |   | - |
|-------|---------|--------------------------------|---------------------|---------------------|---|---|---|---|---|
|       |         | ANI33                          | 00H                 | 00H                 |   |   |   | • | - |
|       |         | KR4                            | 00H                 | 00H                 |   |   | - |   | - |
| P74   |         | SDI01                          | 00H                 | 00H                 |   |   | - |   | - |
|       |         | SDA01                          | 00H                 | 00H                 |   |   | - |   | - |
|       |         | Configurable digital           | X (see table        | X (see table        |   |   |   |   | - |
|       |         | functions                      | 4.1.2)              | 4.1.2)              |   |   | - |   |   |
|       |         | GPIO<br>ANI34                  | 00H                 | 00H                 | • | • | - |   | - |
|       |         |                                | 00H                 | 00H                 | • | • | - |   | - |
| P75   |         | KR5                            | 00H                 | 00H                 | • | • | - | • | - |
|       |         | SCLK01                         | 00H                 | 00H                 | • | • | - | • | - |
|       |         | SCL01<br>Configurable digital  | 00H<br>X (see table | 00H<br>X (see table | • | • | - | • | - |
|       |         | functions                      | 4.1.2)              | 4.1.2)              |   |   | - | • | - |
|       |         | GPIO                           | 00H                 | 00H                 |   |   | • | - | - |
| P120  | Type 1  | ANI14                          | 00H                 | 00H                 |   |   | • | - | - |
|       |         | Configurable digital           | X (see table        | X (see table        |   |   |   | - | - |
|       |         | functions<br>GPIO              | 4.1.2)<br>00H       | 4.1.2)<br>00H       | • | • | • | • | • |
|       |         | X1                             | 00H                 | 00H                 | • | • | • | • | • |
| P121  |         | Configurable digital           | X (see table        | X (see table        | • | - |   |   | • |
|       |         | functions                      | 4.1.2)              | 4.1.2)              | • | • | • | • | • |
|       |         | GPIO                           | 00H                 | 00H                 |   |   | • | • | • |
| D400  |         | X2                             | 00H                 | 00H                 |   |   | • | • | • |
| P122  |         | EXCLK                          | 00H                 | 00H                 |   |   |   |   |   |
|       |         | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) |   |   | • |   | • |
|       | Type 2  | GPIO                           | 00H                 | 00H                 |   |   | - | - |   |
| P123  |         | XT1                            | 00H                 | 00H                 |   |   | - | - |   |
| F 123 |         | Configurable digital           | X (see table        | X (see table        | • |   | _ | - |   |
|       |         | functions                      | 4.1.2)              | 4.1.2)              | • | • | - | - | • |
|       |         | GPIO                           | 00H                 | 00H                 | • | • | - | - | • |
| P124  |         | XT2                            | 00H                 | 00H                 | • | • | - | - | • |
|       |         | EXCLKS                         | 00H                 | 00H                 | • |   | - | - | • |
|       |         | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • |   | - | - | • |
|       |         | GPIO                           | 00H                 | 00H                 |   | - | - | - | - |
| P130  |         | ANI35                          | 00H                 | 00H                 |   | - | - | - | - |
|       |         | Configurable digital           | X (see table        | X (see table        |   | - | - | - | _ |
|       | Turce 1 | functions                      | 4.1.2)              | 4.1.2)              | - |   |   |   |   |
|       | Туре 1  | GPIO                           | 00H                 | 00H                 | • | • | • | - |   |
| P136  |         | ANI36                          | 00H                 | 00H                 | • | • |   | - | • |
|       |         | INTP0<br>Configurable digital  | 00H<br>X (see table | 00H<br>X (see table | • | • | • | - |   |
|       |         | functions                      | 4.1.2)              | 4.1.2)              | • | • | • | - | • |



|      |   | GPIO                           | 00H                 | 00H                 | • • | • |   |   |
|------|---|--------------------------------|---------------------|---------------------|-----|---|---|---|
| P137 |   | SWCLK                          | 00H                 | 00H                 | • • | ٠ |   |   |
|      |   | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • • | • | • | ٠ |
|      |   | GPIO                           | 00H                 | 00H                 | • • | - | - | - |
| P140 |   | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • • | - | - | - |
|      |   | GPIO                           | 00H                 | 00H                 | • - | - | - | - |
| P146 |   | ANI15                          | 00H                 | 00H                 | • - | - | - | - |
|      |   | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • - | - | - | - |
|      |   | GPIO                           | 00H                 | 00H                 | • • | • | - | - |
| P147 |   | ANI12                          | 00H                 | 00H                 | • • | ٠ | - | - |
|      |   | Configurable digital functions | X (see table 4.1.2) | X (see table 4.1.2) | • • | • | - | - |
| VDD  | - | Power supply                   | -                   | -                   | • • |   |   |   |
| VSS  | - | Ground                         | -                   | -                   | •   |   |   |   |

Note: Refer to Section 4.3 for type 1, type 2 and type 3 port type structure diagrams.



| Pin      | Control register         | Register configuration | Pin dual-purpose function |
|----------|--------------------------|------------------------|---------------------------|
|          |                          | 4'h00                  | Default dual-use output   |
|          |                          | 4'h01                  | TO10                      |
|          |                          | 4'h02                  | TO11                      |
|          |                          | 4'h03                  | T012                      |
|          |                          | 4'h04                  | TO13                      |
| P00~P147 | P00cfg[3:0]~P147cfg[3:0] | 4'h05                  | SDO00/TxD0                |
|          |                          | 4'h06                  | SDO20/TxD2                |
|          |                          | 4'h07                  | CLKBUZ0                   |
|          |                          | 4'h08                  | SCLKO00                   |
|          |                          | 4'h09                  | SCLKO20                   |
|          |                          | 4'h0a                  | TxD1                      |

#### Table 4.1.2 Digital function configuration list (1/2 output function configuration)

Note: P60 and P61 are NOD output, please pay attention when configuring and using.

| Control register         | Register configuration | Pin dual-purpose function  |
|--------------------------|------------------------|----------------------------|
| TI10PCFG                 | 6'h00                  | Default dual-purpose input |
| TI11PCFG                 | 6'h01                  | P00 as a dual input        |
| TI12PCFG                 | 6'h02                  | P01 as a dual input        |
| I13PCFG                  | 6'h03                  | P10 as a dual input        |
| INTP0PCFG                | 6'h04                  | P11 as a dual input        |
| INTP1PCFG                | 6'h05                  | P12 as a dual input        |
| INTP2PCFG                | 6'h06                  | P13 as a dual input        |
| INTP3PCFG                | 6'h07                  | P14 as a dual input        |
| SDI00PCFG (SPI/IIC/UART) | 6'h08                  | P15 as a dual input        |
| SCLKI00PCFG (SPI/IIC)    | 6'h09                  | P16 as a dual input        |
| SS00PCFG (SPI)           | 6'h0a                  | P17 as a dual input        |
| SDI20PCFG (SPI/UART)     | 6'h0b                  | P20 as a dual input        |
| SCLKI20PCFG (SPI)        | 6'h0c                  | P21 as a dual input        |
| RXD1PCFG (UART)          | 6'h0d                  | P22 as a dual input        |
| SDAA0PCFG                | 6'h0e                  | P23 as a dual input        |
| SCLA0PCFG                | 6'h0f                  | P24 as a dual input        |
|                          | 6'h10                  | P25 as a dual input        |
|                          | 6'h11                  | P26 as a dual input        |
|                          | 6'h12                  | P27 as a dual input        |
|                          | 6'h13                  | P30 as a dual input        |
|                          | 6'h14                  | P31 as a dual input        |
|                          | 6'h15                  | P40 as a dual input        |
|                          | 6'h16                  | P41 as a dual input        |
|                          | 6'h17                  | P50 as a dual input        |
|                          | 6'h18                  | P51 as a dual input        |
|                          | 6'h19                  | P60 as a dual input        |

Table 4.1.2 Digital function configuration list (2/2 input function configuration)

| 6'h1a | P61 as a dual input  |
|-------|----------------------|
| 6'h1b | P62 as a dual input  |
| 6'h1c | P63 as a dual input  |
| 6'h1d | P70 as a dual input  |
| 6'h1e | P71 as a dual input  |
| 6'h1f | P72 as a dual input  |
| 6'h20 | P73 as a dual input  |
| 6'h21 | P74 as a dual input  |
| 6'h22 | P75 as a dual input  |
| 6'h23 | P120 as a dual input |
| 6'h24 | P121 as a dual input |
| 6'h25 | P122 as a dual input |
| 6'h26 | P123 as a dual input |
| 6'h27 | P124 as a dual input |
| 6'h28 | P130 as a dual input |
| 6'h29 | P136 as a dual input |
| 6'h2a | P137 as a dual input |
| 6'h2b | P140 as a dual input |
| 6'h2c | P146 as a dual input |
| 6'h2d | P147 as a dual input |
|       |                      |

#### Table 4.1.3 SPI pin function configuration list

| Register name | Register | SPIPin function mapping relationship |        |         |         |  |  |
|---------------|----------|--------------------------------------|--------|---------|---------|--|--|
|               | settings | SPINSS                               | SPISCK | SPIMISO | SPIMOSI |  |  |
|               | 2'b00    | Not mapped to any pins               |        |         |         |  |  |
| SPIPCFG [1:0] | 2'b01    | P50                                  | P51    | P17     | P16     |  |  |
| SFIFGFG [1.0] | 2'b10    | P63                                  | P31    | P75     | P74     |  |  |
|               | 1'b11    | P25                                  | P24    | P23     | P22     |  |  |



# 4.2 Port multiplexing function

(1/2)

| Function name                             | input/output  | Function                                                                                                                          |  |
|-------------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| ANIO ~ANI36                               | input         | Analog input of A/D converter                                                                                                     |  |
| INTP0 ~INTP3                              | input         | External interrupt request input<br>Designation of valid edges: rising edge, falling edge, rising and falling<br>double edges     |  |
| KR0 $\sim$ KR5                            | input         | Key interrupt input                                                                                                               |  |
| CLKBUZ0, CLKBUZ1                          | output        | Clock output / buzzer output                                                                                                      |  |
| RTC1HZ                                    | output        | Real-time clock correction clock (1Hz) output                                                                                     |  |
| RESETB                                    | input         | Low-level active system reset input. When external reset is not used, it must be connected to VDD directly or through a resistor. |  |
| lrRxD                                     | input         | IrDA serial data input                                                                                                            |  |
| lrTxD                                     | output        | IrDA serial data output                                                                                                           |  |
| RxD0 ~RxD2                                | input         | Serial data input of serial interface UART0, UART1, UART2                                                                         |  |
| TxD0 ~TxD2                                | output        | Serial data output of serial interface UART0, UART1, UART2                                                                        |  |
| SCL00, SCL01, SCL11,<br>SCL20, SCL21      | output        | Serial clock output of serial interface IIC00, IIC01, IIC11, IIC20, IIC21                                                         |  |
| SDA00, SDA01, SDA11,<br>SDA20, SDA21      | input/ output | Serial data input/ output of serial interface IIC00, IIC01, IIC11, IIC20, IIC21                                                   |  |
| SCLK00, SCLK01, SCLK11,<br>SCLK20, SCLK21 | input/ output | Serial clock input/ output of serial interface SSPI00, SSPI01, SSPI11, SSPI20, SSPI21                                             |  |
| SDI00, SDI01, SDI11,<br>SDI20, SDI21      | input         | Serial data input of serial interface SSPI00, SSPI01, SSPI11, SSPI20, SSPI21                                                      |  |

(2/2)

| Function name input/output                  |                | Function                                                        |  |  |
|---------------------------------------------|----------------|-----------------------------------------------------------------|--|--|
| SS00                                        | input          | Chip select input of serial interface SSPI00                    |  |  |
| SDO00, SDO01, SDO11,<br>SDO20, SDO21 output |                | Serial data output of SSPI00, SSPI01, SSPI11, SSPI20, SSPI21    |  |  |
| SPINSS                                      | input          | Chip select input of serial interface SPI                       |  |  |
| SPISCK                                      | Input/ output  | Serial clock input/output of serial interface SPI               |  |  |
| SPIMISO                                     | Input/ output  | Serial data input/output of serial interface SPI                |  |  |
| SPIMOSI                                     | Input/ output  | Serial data input/output of serial interface SPI                |  |  |
| SCLA0                                       | Input/ output  | Clock input/output of serial interface IICA0                    |  |  |
| SDAA0                                       | Input/ output  | Serial data input/output of serial interface IICA0              |  |  |
| TI00~TI03                                   | input          | 16-bit timer Timer40 external count clock/capture trigger input |  |  |
| TO00~TO03                                   | output         | Timer output of 16-bit timer Timer40                            |  |  |
| TI10~TI13                                   | input          | 16-bit timer Timer41 external count clock/capture trigger input |  |  |
| TO10~TO13                                   | output         | Timer output of 16-bit timer Timer41                            |  |  |
| X1, X2                                      | —              | Connect the resonator for the main system clock.                |  |  |
| EXCLK                                       | input          | External clock input of main system clock                       |  |  |
| XT1, XT2                                    | —              | Connect the resonator for the subsystem clock.                  |  |  |
| EXCLKS                                      | input          | External clock input for subsystem clock                        |  |  |
| VDD                                         | —              | Power supply                                                    |  |  |
| VSS                                         | —              | Groud                                                           |  |  |
| SWDIO                                       | input / output | SWD data interface                                              |  |  |
| SWCLK                                       | input          | SWD clock interface                                             |  |  |

Remark: As a countermeasure for noise and locking, the bypass capacitor (about 0.1uF) must be connected with the shortest distance

between VDD and VSS and thicker wiring.



# 4.3 Port Type

Type 1: Dual I/O function





#### Type 2: CLK input function



Type 3: RESET function



# **5 Function summary**

#### 5.1 ARM® Cortex®-M0+ core

ARM's Cortex-M0(+) processor is a new generation of ARM processors for embedded systems. It provides a low-cost platform designed to meet the needs of a small pin count and low-power microcontroller, while providing excellent computing performance and advanced system response to interrupts.

The 32-bit RISC processor of the Cortex-M0(+) processor provides excellent code efficiency and the expected high performance of the ARM core, which is different from 8-bit and 16-bit devices of the same memory size. The Cortex-M0(+) processor has 32 address lines and a storage space of up to 4G.

CMS32L051 uses an embedded ARM core, so it is compatible with all ARM tools and software.

### 5.2 Memory

### 5.2.1 Flash

CMS32L051 has a built-in flash memory that can be programmed, erased and rewritten. Has the following functions:

- > Programs and data share 64K storage space.
- > 1.5KB dedicated data Flash memory
- > Support page erasing, each page size is 512byte, erasing time 2ms
- Support byte/half-word/word (32bit) programming, programming time 120us

### 5.2.2 SRAM

CMS32L051 has built-in 8K bytes of embedded SRAM.

### 5.3 Enhanced DMA controller

Built-in enhanced DMA (Direct Memory Access) controller can realize the function of data transfer between memories without using CPU.

- It supports the start of DMA through peripheral function interrupts, and can realize real-time control through communication, timer and A/D.
- The transmission source/destination area is optional for the entire address space range (when the flash area is used as the destination address, the flash needs to be preset to the programming mode).
- Supports 4 transfer modes (normal transfer mode, repetitive transfer mode, block transfer mode and chain transfer mode).

### 5.4 Linkage controller

The linkage controller links each peripheral function output event with the peripheral function trigger source. So as to realize the coordinated operation between peripheral functions without using the CPU.

The linkage controller has the following functions:

- > The event signals can be linked together to realize the linkage of peripheral functions.
- > 15 types of event input, 4 types of event trigger.

### 5.5 Clock generation and start

The clock generation circuit is a circuit that generates a clock for the CPU and peripheral hardware. There are the following 3 types of system clocks and clock oscillation circuits.

### 5.5.1 Main system clock

- X1 oscillator circuit: It can generate 1-20MHz clock oscillation by connecting a resonator to the pins (X1 and X2), and can stop the oscillation by executing a deep sleep command or setting MSTOP.
- High-speed internal oscillator (high-speed OCO): The frequency can be selected for oscillation by the option byte. After the reset is released, the CPU defaults to start running with this highspeed internal oscillator clock. Oscillation can be stopped by executing a deep sleep instruction or setting the HIOSTOP bit. The frequency set by the option byte can be changed through the frequency selection register of the high-speed internal oscillator. The highest frequency is 64Mhz, and the accuracy is ±1.0%.
- Input the external clock from the pin (X2): (1~20MHz), and the input of the external main system clock can be disabled by executing the deep sleep instruction or setting the MSTOP bit.

## 5.5.2 Subsystem clock

- XT1 oscillator circuit: It can generate 32.768kHz clock oscillation by connecting a 32.768kHz resonator to the pins (XT1 and XT2), and the oscillation can be stopped by setting the XTSTOP bit.
- Input the external clock from the pin (XT2): 32.768kHz, and the input of the external clock can be disabled by setting the XTSTOP bit.

### 5.5.3 Low-speed internal oscillator clock

Low-speed internal oscillator (low-speed OCO): generates 15kHz (TYP.) clock oscillation. The lowspeed internal oscillator clock can be used as the CPU clock. The following peripheral hardware can be run by the low-speed internal oscillator clock:

- Watchdog timer (WWDT)
- Real Time Clock (RTC)
- > 15-bit interval timer

### 5.6 **Power management**

### 5.6.1 Power supply mode

VDD: external power supply, voltage range 1.8 to 5.5V

#### 5.6.2 Power-on reset

The power-on reset circuit (POR) has the following functions:

- An internal reset signal is generated when the power is turned on. If the power supply voltage (V<sub>DD</sub>) is greater than the detection voltage (V<sub>POR</sub>), the reset is released. However, before reaching the operating voltage range, the reset state must be maintained through a voltage detection circuit or an external reset.
- The power supply voltage (VDD) and the detection voltage (V<sub>PDR</sub>) are compared. When V<sub>DD</sub><V<sub>PDR</sub>, an internal reset signal is generated. However, when the power supply drops, it must be shifted to the deep sleep mode before it falls below the operating voltage range, or set to the reset state through a voltage detection circuit or an external reset. If you want to restart operation, you must confirm that the power supply voltage has returned to the operating voltage range.

### 5.6.3 Voltage detection

The voltage detection circuit sets the operation mode and detection voltage ( $V_{LVDH}$ ,  $V_{LVDL}$ ,  $V_{LVD}$ ) through the option byte. The voltage detection (LVD) circuit has the following functions:

- Compare the power supply voltage (VDD) with the detection voltage (V<sub>LVDH</sub>, V<sub>LVDL</sub>, V<sub>LVD</sub>) and generate an internal reset or interrupt request signal.
- The detection voltage of the power supply voltage (V<sub>LVDH</sub>, V<sub>LVDL</sub>, V<sub>LVD</sub>) can select the detection level by the option byte.
- > Can run in deep sleep mode.
- When the power supply rises, before reaching the operating voltage range, the reset state must be maintained through a voltage detection circuit or an external reset. When the power supply drops, it must be transferred to the deep sleep mode before being lower than the operating voltage range, or set to the reset state through a voltage detection circuit or an external reset.
- > The operating voltage range varies according to the setting of the user option byte.

### 5.7 Low power consumption mode

CMS32L051 supports three low-power modes to achieve the best compromise between low power consumption, short startup time, and available wake-up sources:

- Sleep mode: Enter the sleep mode by executing the sleep command. The sleep mode is a mode in which the CPU operating clock is stopped. Before setting the sleep mode, if the high-speed system clock oscillator circuit, high-speed internal oscillator, or subsystem clock oscillator circuit is oscillating, each clock continues to oscillate. Although this mode cannot reduce the operating current to the level of the deep sleep mode, it is an effective mode when you want to restart processing immediately through an interrupt request or when you want to perform intermittent operation frequently.
- Deep sleep mode: Enter the deep sleep mode by executing the deep sleep command. The deep sleep mode is a mode to stop the oscillation of the high-speed system clock oscillation circuit and the high-speed internal oscillator and stop the entire system. Can greatly reduce the operating current of the chip. Because the deep sleep mode can be cancelled by an interrupt request, intermittent operation is also possible. However, in the case of the X1 clock, because it is necessary to ensure the wait time for stable oscillation when releasing the deep sleep mode, if you must start processing immediately with an interrupt request, you must select the sleep mode.
- Partial power-down deep sleep mode: Pre-configure the PMUKEY command to allow and execute the deep sleep command to enter the partial power-down deep sleep mode. The partial powerdown deep sleep mode will stop RAM1 and peripherals compared with the deep sleep mode Power supply can further reduce the working current of the chip compared to the deep sleep mode. Part of the deep sleep mode that is powered down can be released by external interrupts, key-in interrupts, RTC interrupts, 15bit interval interrupts and WDT interrupt requests, so intermittent operation can also be performed

Note: 1. Before entering the deep sleep mode with partial power drop, only the shielding bits that are expected to be used to uninterrupt the sleep mode should be cleared.

2. The watchdog and low voltage detection function can only remove the deep sleep mode of partial power mode in the interrupted mode.

3. Do not use external reset, watchdog reset, or low voltage detection reset signals to remove the deep sleep mode of partial power mode.

4. When the program design needs to exit the partial power drop mode and reset the chip immediately, please first use the interrupt wake up chip, and then use the software reset instruction in the interrupt service program to achieve the chip reset operation.

In any mode except the deep sleep mode with partial power-down, the registers, flags, and data memory all retain the contents before the standby mode, and also maintain the status of the output latch and output buffer of the input/output port. It is necessary to reinitialize functions such as peripheral modules and RAM1 when the deep sleep mode with partial power failure is released.

## 5.8 Reset function

The following 7 methods to generate a reset signal:

- 1) Input external reset through RESETB pin. Note 1
- 2) Generate an internal reset through the program runaway detection of the watchdog timer.
- The internal reset is generated by comparing the power supply voltage of the power-on reset (POR) circuit and the detection voltage.
- 4) The internal reset is generated by comparing the power supply voltage of the voltage detection circuit (LVD) and the detection voltage.
- 5) Internal reset due to RAM parity error.
- 6) Internal reset due to access to illegal memory.
- 7) Software reset

The internal reset is the same as the external reset. After the reset signal is generated, the program is executed from the addresses written in addresses 0000H and 0001H.

Note: 1. In deep sleep mode with partial power drop, the external reset function is prohibited.

#### 5.9 Interrupt function

The Cortex-M0+ processor has a built-in nested vectored interrupt controller (NVIC), which supports up to 32 interrupt request (IRQ) inputs and 1 non-maskable interrupt (NMI) input. In addition, the processor also supports multiple internal exceptions.

This product has processed 32 maskable interrupt requests (IRQ) and 1 non-maskable interrupt (NMI). For details, please refer to the corresponding chapters of the user manual. The actual number of interrupt sources varies by product.

### 5.10 Real time clock (RTC)

The real-time clock (RTC) has the following functions.

- > Counter with year, month, week, day, hour, minute and second.
- > Fixed period interrupt function (period: 0.5 second, 1 second, 1 minute, 1 hour, 1 day, 1 month)
- > Alarm interrupt function (alarm clock: week, hour, minute)
- Hz pin output function
- Support the division of the subsystem clock or the main system clock as the running clock of the RTC
- > The real-time clock interrupt signal (INTRTC) can be used as a wake-up from deep sleep mode
- Support a wide range of clock correction functions

Only when the sub-system clock (32.768kHz) or the divided frequency of the main system clock is selected as the running clock of the RTC, the year, month, week, day, hour, minute and second can be counted. When the low-speed internal oscillator clock (15kHz) is selected, only the fixed cycle interrupt function can be used.

# 5.11 Watchdog timer

1 channel WWDT, 17bit watchdog timer is set to count operation by option byte. The watchdog timer runs on the low-speed internal oscillator clock (15kHz). The watchdog timer is used to detect program runaway. When a program out of control is detected, an internal reset signal is generated.

The following conditions are judged to be out of control of the program:

- > When the watchdog timer counter overflows
- When a 1-bit operation instruction is executed on the enable register (WDTE) of the watchdog timer
- > When writing data other than "ACH" to the WDTE register
- > When writing data to the WDTE register while the window is closed

# 5.12 SysTick timer

This timer is dedicated to the real-time operating system, but it can also be used as a standard down counter.

Its characteristics are: when the 24-bit down counter self-filling capacity counter reaches 0, a maskable system interrupt is generated.

# 5.13 Timer timer4

This product has two built-in timer units timer4 with 4-channel 16-bit timers each 16-bit timer is called a "channel", which can be used as an independent timer or combined with multiple channels for advanced timer functions.

For details of each function, please refer to the table below:

|                                                  | Independent channel operation function | N | Aulti-channel linkage operation function |
|--------------------------------------------------|----------------------------------------|---|------------------------------------------|
| ٠                                                | Interval timer                         | • | One-shot pulse output                    |
| •                                                | Square wave output                     | ٠ | PWM output                               |
| •                                                | External event counter                 | • | Multiple PWM output                      |
| Frequency divider                                |                                        |   |                                          |
| Measurement of input pulse interval              |                                        |   |                                          |
| • Measurement of the high/low level width of the |                                        |   |                                          |
| input signal                                     |                                        |   |                                          |
| •                                                | Delay counter                          |   |                                          |

## 5.13.1 Independent channel operation function

The independent channel operation function is a function that can independently use any channel without being affected by the operation mode of other channels. The independent channel operation function can be used in the following modes:

- 1) Interval timer: Can be used as a reference timer that generates interrupts (INTTM) at regular intervals.
- 2) Square wave output: Whenever an INTTM interrupt is generated, a flip is triggered, and a square wave with a 50% duty cycle is output from the timer output pin (TO).
- 3) External event counter: Count the valid edge of the input signal of the timer input pin (TI), and if it reaches the specified number of times, it can be used as an event counter to generate an interrupt.
- 4) Frequency divider function (only limited to channel 0 of unit 0): divide the input clock of the timer input pin (TI00), and then output from the output pin (TO00).
- 5) Input pulse interval measurement: start counting at the valid edge of the input pulse signal of the timer input pin (TI) and capture the count value at the valid edge of the next pulse to measure the interval of the input pulse.
- 6) Measurement of the high/low level width of the input signal: start counting on one edge of the input signal of the timer input pin (TI) and capture the count value on the other edge to measure the high or low level of the input signal Width.
- 7) Delay counter: start counting at the valid edge of the input signal of the timer input pin (TI) and generate an interrupt after any delay period has elapsed.

## 5.13.2 Multi-channel linkage operation function

Multi-channel linkage operation function can be realized by combining the master channel (the basic timer of the main control cycle) and the slave channel (the timer that follows the master control channel). Multi-channel linkage operation function can be used in the following modes:

- 1) One-shot pulse output: Use two channels in pairs to generate one-shot pulses that can set the output timing and pulse width arbitrarily.
- 2) PWM (Pulse Width Modulation) output: Use 2 channels in pairs to generate pulses with a period and duty cycle that can be set arbitrarily.
- 3) Multiple PWM (Pulse Width Modulation) output: It can generate up to 7 kinds of PWM signals with any duty cycle in a fixed cycle by expanding the PWM function and using 1 master channel and multiple slave channels.

### 5.13.3 8-bit timer operation function

The 8-bit timer operation function can use the 16-bit timer channel as a function of two 8-bit timer channels. (Only channel 1 and channel 3 can be used)

## 5.13.4 LIN-bus support function

The timer4 unit can be used to check whether the received signal in LIN-bus communication is suitable for the LIN-bus communication format.

- Wake-up signal detection: Start counting on the falling edge of the input signal of the UART serial data input pin (RxD) and capture the count value on the rising edge to measure the lowlevel width. If the low-level width is greater than or equal to a certain fixed value, it is considered as a wake-up signal.
- 2) Interval field detection: After detecting the wake-up signal, start counting from the falling edge of the input signal of the UART serial data input pin (RxD) and capture the count value on the rising edge to measure the low-level width. If the width of the low level is greater than or equal to a certain fixed value, it is regarded as an interval field.
- Synchronous field pulse width measurement: After detecting the interval field, measure the lowlevel width and high-level width of the input signal of the UART serial data input pin (RxD).
  Calculate the baud rate based on the bit interval of the sync field measured in this way.

### 5.14 EPWM output control circuit

Use Timer4's PWM output function to control one DC motor or two stepping motors.

### 5.15 15-bit interval timer

This product has a built-in 15-bit interval timer, which can generate interrupts (INTIT) at any time interval set in advance, and can be used to wake up from deep sleep mode.

### 5.16 Clock output/buzzer output control circuit

The clock output controller is used to provide the clock to the peripheral IC, and the buzzer output controller is used to output the square wave of the buzzer frequency. Clock output or buzzer output is realized by dedicated pins.

### 5.17 Universal serial communication unit

This product has two built-in universal serial communication units, and each unit has up to 4 serial communication channels. It can realize the communication functions of standard SPI, simple SPI, UART and simple I2C. Take the 64pin product as an example, the function allocation of each channel is as follows.

### 5.17.1 3-wire serial interface (simple SPI)

Synchronize data transmission and reception with the serial clock (SCK) output from the master control device.

This is a clock synchronous communication interface that uses 1 serial clock (SCK), 1 sending serial data (SO), and 1 receiving serial data (SI) to communicate with a total of 3 communication lines.

[data transmission and reception]

- > 7-bit or 8-bit data length
- > Phase control of sending and receiving data
- > MSB/LSB priority choice

[clock control]

- Choice of master control or slave
- Phase control of input/output clock
- > The transmission cycle generated by the prescaler and the internal counter of the channel
- Maximum transfer rate

Master communication: Max.fclk/2

Slave communication: Max.f<sub>MCK</sub>/6

[Interrupt function]

Transmission end interrupt, buffer empty interrupt

#### [Error detection flag]

Overflow error

### 5.17.2 Simple SPI with slave chip select function

SPI serial communication interface supporting slave chip select input function. This is a clock synchronization that uses a slave chip select input (SSI), a serial clock (SCK), a sending serial data (SO), and a receiving serial data (SI) 4 communication lines for communication. Communication Interface.

[Data sending and receiving]

- 7-bit or 8-bit data length
- > Phase control of sending and receiving data
- MSB/LSB priority choice
- > Level setting of sending and receiving data

[clock control]

- Phase control of input/output clock
- > The transmission cycle generated by the prescaler and the internal counter of the channel
- > Maximum transfer rate

Slave communication: Max.fMCK/6

[Interrupt function]

Transmission end interrupt, buffer empty interrupt

[Error detection flag]

Overflow error

### 5.17.3 UART

The function of asynchronous communication through two lines of serial data transmission (TxD) and serial data reception (RxD). Use these two communication lines to send and receive data asynchronously (using the internal baud rate) with other communication parties according to the data frame (consisting of start bit, data, parity bit and stop bit). Full-duplex UART communication can be realized by using two channels dedicated for transmission (even-numbered channels) and dedicated for reception (odd-numbered channels), and LIN-bus can be supported by combining timer4 units and external interrupts (INTP0).

[Data sending and receiving]

- > 7-bit, 8-bit or 9-bit data length
- MSB/LSB priority choice
- Selection of level setting and reverse phase of sending and receiving data
- > Additional parity check bit, parity check function
- Additional stop bit, stop bit detection

[Interrupt function]

> Transmission end interrupt, buffer empty interrupt



> Error interrupt caused by framing error, parity error or overflow error

[Error detection flag]

> Frame error, parity error, overflow error

[LIN-bus function]

- Wake-up signal detection
- BF detection
- > Measurement of synchronization field, calculation of baud rate

### 5.17.4 Simple I2C

The function of clock synchronization communication with multiple devices through two lines of serial clock (SCL) and serial data (SDA). Because this simple I2C is designed for single communication with flash memory, A/D converters and other devices, it can only be used as a master device. The start condition and stop condition are the same as the operation control register, and must comply with the AC characteristics and be processed by software.

[Data sending and receiving]

- Main control sending, main control receiving (only limited to the main control function of single main control)
- > ACK output function, ACK detection function
- 8-bit data length (when sending the address, use the upper 7 bits to specify the address, and use the lowest bit for R/W control)
- Generate start and stop conditions through software

[ interrupt function]

End of transmission interrupt

[Error detection flag]

> ACK error, overflow error

[Functions not supported by simple I2C]]

- Slave sending, slave receiving
- > Multi-master control function (arbitration failure detection function)
- Waiting for detection function

### 5.18 Standard serial peripheral interface (SPI)

The serial interface SPI has the following 2 modes:

- Operation stop mode: This is a mode used when serial transmission is not performed, which can reduce power consumption
- 3-wire serial I/O mode: This mode uses 3 lines of serial clock (SCK) and serial data bus (MISO and MOSI) to transmit 8-bit or 16-bit data with multiple devices.

### 5.19 Standard serial interface (IICA)

The serial interface IICA has the following 3 modes:

- Operation stop mode: This is a mode used when serial transmission is not performed, which can reduce power consumption.
- I2C bus mode (supports multiple masters): This mode uses 2 lines of serial clock (SCLA) and serial data bus (SDAA) to transmit 8-bit data with multiple devices. In line with the I2C bus format, the master device can generate "start condition", "address", "indication of the transfer direction", "data" and "stop condition" for the slave device on the serial data bus. The slave device automatically detects the received status and data through hardware. This function can simplify the I2C bus control part of the application. Because the SCLA pin and SDAA pin of the serial interface IICA are used as open-drain output, the serial clock line and the serial data bus require a pull-up resistor.
- Wake-up mode: In the deep sleep mode, when the extension code or the local station address from the autonomous control device is received, the deep sleep mode can be released by generating an interrupt request signal (INTIICA). Set through the IICA control register

### 5.20 Analog-to-digital converter (ADC)

This product has a built-in 12-bit resolution analog-to-digital converter SARADC, which can convert analog input to digital value and supports up to 35 channels of ADC analog input (ANI0~ANI24,ANI27~ ANI36). The ADC contains the following functions:

- > 12-bit resolution, conversion rate 500Ksps.
- > Trigger mode: support software trigger, hardware trigger and hardware trigger in standby state
- > Channel selection: support two modes of single-channel selection and multi-channel scanning
- Conversion mode: support single conversion and continuous conversion
- ➢ Working voltage: Support the working voltage range of 1.8V≤VDD≤5.5V
- > It can detect the built-in reference voltage (1.45V) and temperature sensor.

| ADC can s | et various A/D conversion m | nodes through the following mode combinations. |
|-----------|-----------------------------|------------------------------------------------|
|           | Software trigger            | Start the conversion by activers operation     |

|                 | Software trigger                 | Start the conversion by software operation.                                                                                                                                                              |  |  |
|-----------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Triggor modo    | Hardware trigger no wait<br>mode | Start the conversion by detecting the hardware trigger.                                                                                                                                                  |  |  |
| Trigger mode    | Hardware trigger wait mode       | In the conversion standby state with the power off, the power is turned on<br>by detecting the hardware trigger, and the conversion starts automatically<br>after the A/D power stabilization wait time. |  |  |
|                 | Select mode                      | Select 1 channel of analog input for A/D conversion.                                                                                                                                                     |  |  |
| Channel         |                                  | Perform A/D conversion on 4 channels of analog input in sequence. It is                                                                                                                                  |  |  |
| selection mode  | Scan mode                        | possible to select 4 consecutive channels from ANI0 to ANI15 as analog                                                                                                                                   |  |  |
|                 |                                  | input.                                                                                                                                                                                                   |  |  |
| Conversion      | Single conversion mode           | Perform 1 A/D conversion on the selected channel.                                                                                                                                                        |  |  |
| mode            | Continuous conversion mode       | Perform continuous A/D conversion on the selected channel until it is                                                                                                                                    |  |  |
|                 |                                  | stopped by software.                                                                                                                                                                                     |  |  |
| Sampling        | Number of sampling               | The sampling time can be set by the register. The default value of the                                                                                                                                   |  |  |
| time/conversion | clocks/number of conversion      |                                                                                                                                                                                                          |  |  |
| time            | clocks                           | sampling clock is 4 clk, and the Min value of the conversion clock is 16 c                                                                                                                               |  |  |

### 5.21 Two-wire serial debug port (SW-DP)

ARM's SW-DP interface allows to connect to the microcontroller through a serial wire debugging tool.

### 5.22 Security function

# 5.22.1 Flash CRC calculation function (high-speed CRC, general-purpose CRC)

According to different purposes and conditions of use, the following 2 CRCs can be used respectively.

- High-speed CRC: In the initialization program, it can stop the operation of the CPU and check the entire code flash area at high speed.
- General CRC: In CPU operation, it is not limited to the code flash area but can be used for multipurpose checking.

### 5.22.2 RAM Parity error detection function

When reading RAM data, detect parity errors.

### 5.22.3 SFR protection function

Prevent the important SFR (Special Function Register) from being rewritten due to CPU runaway.

### 5.22.4 Illegal memory access detection function

Detect illegal access to illegal memory area (area without memory or area with restricted access).

### 5.22.5 Frequency detection function

Can use timer4 unit to self-check CPU or peripheral hardware clock frequency.

### 5.22.6 A/D test function

The A/D converter is self-tested by performing A/D conversion on the A/D analog input channel (ANI), temperature sensor output voltage, and internal reference voltage.

# 5.22.7 Digital output signal level detection function of input/ output port

When the input/output port is in output mode, the output level of the pin can be read.

### 5.23 Key function

The input pin (KR0~KR4) can be interrupted by the key to generate a key interrupt (INTKR).



# **6 Electrical characteristics**

### 6.1 Typical application peripheral circuit

The device connection reference of the typical MCU application peripheral circuit is as follows:



### 6.2 Absolute maximum voltage rating

(TA=−40~+105°C)

| Item                            | Symbol | Condition                                                                                                                                             | Rating                         | Unit |
|---------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|
| Source voltage                  | VDD    |                                                                                                                                                       | - 0.5~+6.5                     | V    |
| Input voltage<br>Output voltage | VI1    | P00~P01, P10~P17, P20~P27, P30~P31,<br>P40~P41, P50~P51, P62~P63, P70~P75,<br>P120~P124, P130, P136, P137, P140, P146,<br>P147, EXCLK, EXCLKS, RESETB | - 0.3~VDD+0.3 <sup>note1</sup> | V    |
|                                 | VI2    | P60 $\sim$ P61 (N-channel open drain)                                                                                                                 | - 0.3~+6.5                     | V    |
| Analog input<br>voltage         | VO     | P00~P01, P10~P17, P20~P27, P30~P31,<br>P40~P41, P50~P51, P60~P63, P70~P75,<br>P120, P130, P136, P137, P140, P146, P147                                | - 0.3~VDD+0.3 <sup>note1</sup> | V    |
| Source voltage                  | VAI    | ANIO~ANI24, ANI27~ANI36                                                                                                                               | - 0.3~VDD+0.3 <sup>note1</sup> | V    |

Note: 1. Do not exceed 6.5V.

2. The pin of the A/D conversion target cannot exceed AVREF (+) +0.3.

Note: Even if one of the items exceeds the absolute maximum rating for an instant, the quality of the product may be degraded. The absolute maximum rating is a rating that may cause physical damage to the product, and the product must be used under the condition that the rating is not exceeded.

Remarks:

- 1. Unless otherwise specified, the characteristics of multiplexed pins are the same as those of port pins.
- 2. Use VSS as the reference voltage.

### 6.3 Absolute maximum current rating

(TA=−40~+105°C)

| Item                      | Symbol                                |                                | Condition                                                                                                               | Rating    | Unit |
|---------------------------|---------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------|------|
|                           |                                       | Each pin                       | P00~P01, P10~P17, P20~P27, P30~P31, P40~<br>P41, P50~P51, P62~P63, P70~P75, P120, P130,<br>P136, P137, P140, P146, P147 | - 40      | mA   |
| High level output current | IOH1                                  | Total pins                     | P00~P01, P20~P27, P40~P41, P120, P130,<br>P136, P137, P140                                                              | - 70      | mA   |
| output current            |                                       | - 170mA                        | P10~P17, P30~P31, P50~P51, P62~P63, P70~<br>P75, P146, P147                                                             | - 100     | mA   |
|                           | IOH2 Each pin<br>Total pins P121~P124 |                                | - 3                                                                                                                     | mA        |      |
|                           |                                       |                                | P121~P124                                                                                                               | - 15      | mA   |
|                           | Each                                  |                                | P00~P01, P10~P17, P20~P27, P30~P31, P40~<br>P41, P50~P51, P60~P63, P70~P75, P120, P130,<br>P136, P137, P140, P146, P147 | 40        | mA   |
| Low-level output current  | IOL1                                  | L1<br>Total pins               | P00~P01, P20~P27, P40~P41, P120, P130,<br>P136, P137, P140                                                              | 100       | mA   |
| ouput current             | 170mA F                               |                                | P10~P17, P30~P31, P50~P51, P60~P63, P70~<br>P75, P146, P147                                                             | 120       | mA   |
|                           | IOL2                                  | Each pin                       | P121~P124                                                                                                               | 15        | mA   |
|                           | IULZ                                  | Total pins                     | F 121'~F 124                                                                                                            | 45        | mA   |
| Working<br>temperature    | ТА                                    | Normally run<br>When flash pre | ogramming                                                                                                               | - 40~+105 | °C   |
| Storage<br>temperature    | Tstg                                  |                                |                                                                                                                         | - 65~+150 | °C   |

Note: Even if one of the items exceeds the absolute maximum rating for an instant, the quality of the product may be degraded. The absolute maximum rating is a rating that may cause physical damage to the product, and the product must be used under the condition that the rating is not exceeded.

Remark: Unless otherwise specified, the characteristics of multiplexed pins are the same as those of port pins.

### 6.4 Oscillation circuit characteristics

### 6.4.1 X1, XT1 characteristics

| (TA=-40~+105℃, | 1.8V≤VDD≤5.5V, VSS=0V) |
|----------------|------------------------|
|----------------|------------------------|

| item                  | Resonator          | condition         | MIN | TYP    | MAX  | unit |  |
|-----------------------|--------------------|-------------------|-----|--------|------|------|--|
| X1 clock oscillation  | Ceramic resonator/ | 1.8V≶VDD≶5.5V     | 1.0 |        | 20.0 | MHz  |  |
| frequency (fx)        | crystal resonator  | 1.00 < 0 0 0 0.00 | 1.0 | -      | 20.0 |      |  |
| XT1 clock oscillation | Crivetal reconstar | 1.8V≶VDD≶5.5V     | 32  | 32.768 | 35   | kHz  |  |
| frequency (fxt)       | Crystal resonator  | 1.8V < VDD < 5.5V | 32  | 32.700 | 30   | KITZ |  |

Note:

- 1. It only indicates the allowable frequency range of the oscillation circuit. Please refer to the AC characteristics for the command execution time.
- 2. Please entrust the resonator manufacturer to evaluate after installing the circuit, and use it after confirming the oscillation characteristics.

### 6.4.2 Internal oscillator characteristics

(TA=–40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V)

| resonator                                                               | condition        | MIN                   | TYP | MAX                   | unit |
|-------------------------------------------------------------------------|------------------|-----------------------|-----|-----------------------|------|
| High-speed internal oscillator clock frequency (fIH) <sup>note1,2</sup> |                  | 2.0                   |     | 64.0                  | MHz  |
| Clock frequency accuracy of high-                                       | TA= - 20∼+105°C  | -1.0                  |     | +1.0                  | %    |
| speed internal oscillator                                               | TA= - 40∼ - 20°C | -1.5 <sup>note3</sup> |     | +1.5 <sup>note3</sup> | %    |
| Clock frequency of low-speed internal oscillator (fIL)                  |                  | 10                    | 15  | 20                    | kHz  |

Note:

1. Select the frequency of the high-speed internal oscillator by the option byte.

2. It only shows the characteristics of the oscillation circuit, please refer to the AC characteristics for the command execution time.

3. Low temperature specification value is guaranteed by design, mass production does not measure low temperature condition.



### 6.5 DC characteristics

### 6.5.1 Pin characteristics

(TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V)

| item          | symbol                                                                                                  | condition                                                          |                            | MIN | TYP                   | MAX                    | unit |
|---------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------|-----|-----------------------|------------------------|------|
|               |                                                                                                         | P00~P01, P10~P17, P20~P27, P30~<br>P31, P40~P41, P50~P51, P62~P63, | 1.8V≤VDD≤5.5V<br>-40~+85°C |     |                       | -12.0 <sup>note2</sup> |      |
|               | P70~P75, P120, P130, P136, P137,<br>P140, P146, P147<br>1 pin alone<br>P00~P01, P20~P27, P40~P41, P120, | 1.8V≪VDD≪5.5V<br>85~+105°C                                         |                            |     | -6.0 <sup>note2</sup> | mA                     |      |
|               |                                                                                                         | P00~P01, P20~P27, P40~P41, P120,                                   | 4.0V≤VDD≤5.5V<br>-40~+85°C |     |                       | -60.0                  | mA   |
|               |                                                                                                         | P130, P136, P137, P140<br>Total pins                               | 4.0V≪VDD≪5.5V<br>85~+105°C |     |                       | -30.0                  | ma   |
|               |                                                                                                         | (when duty cycle ≤70% <sup>note3</sup> )                           | 2.4V≤VDD<4.0V              |     |                       | -12.0                  | mA   |
| high          | et note1<br>P63                                                                                         |                                                                    | 1.8V≤VDD<2.4V              |     |                       | -6.0                   | mA   |
| leveloutput   |                                                                                                         | P10~P17, P30~P31, P50~P51, P62~                                    | 4.0V≤VDD≤5.5V<br>-40~+85°C |     |                       | -80.0                  |      |
| Current note1 |                                                                                                         | P63, P70∼P75, P146, P147<br>Total pins                             | 4.0V≤VDD≤5.5V<br>85~+105°C |     |                       | -30.0                  | mA   |
|               |                                                                                                         | (when duty cycle ≤70% <sup>note3</sup> )                           | 2.4V≤VDD<4.0V              |     |                       | -20.0                  | mA   |
|               |                                                                                                         |                                                                    | 1.8V≤VDD<2.4V              |     |                       | -10.0                  | mA   |
|               |                                                                                                         | Total pins                                                         | 1.8V≤VDD≤5.5V<br>-40~+85°C |     |                       | -140.0                 |      |
|               |                                                                                                         | (when duty cycle ≤70% <sup>note3</sup> )                           | 1.8V≤VDD≤5.5V<br>85~+105°C |     |                       | -60.0                  | mA   |
|               |                                                                                                         | P121 $\sim$ P1241 pin alone                                        | 1.8V≤VDD≤5.5V              |     |                       | -2.5 <sup>note2</sup>  | mA   |
|               | IOH2                                                                                                    | Total pins<br>(when duty cycle ≤70% <sup>note3</sup> )             | 1.8V≤VDD≤5.5V              |     |                       | -10                    | mA   |

Note:

1. This is the current value that guarantees the operation of the device even if current flows from the VDD pin to the output pin.

2. Can not exceed the total current value.

3. This is the output current value of "duty cycle≤70%condition"。

To change the output current value with a duty cycle> 70% can be calculated with the following calculation formula (when the duty cycle is changed to n%).

• The total output current of the pins = (IOH×0.7)/ (n×0.01) <example> IOH =-10.0mA, n =80%

The total output current of the pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$ mA

The current of each pin does not change due to the duty cycle, and no current above the absolute maximum rating will flow.

Remark: Unless otherwise specified, the characteristics of multiplexed pins are the same as those of port pins.



#### (TA=–40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V)

| item                      | symbol | condition                                                                                                    |                                 | MIN                        | TYP | MAX                 | unit |
|---------------------------|--------|--------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------|-----|---------------------|------|
|                           |        | P00~P01, P10~P17, P20~P27, P30~<br>P31, P40~P41, P50~P51, P60~P63,                                           | 1.8V≤VDD≤5.5V<br>-40~+85°C      |                            |     | 35 <sup>note2</sup> |      |
|                           |        | P70~P75, P120, P130, P136, P137, P140,<br>P146, P147<br>1 pin alone                                          | 1.8V≪VDD≪5.5V<br>85~+105°C      |                            |     | 20 <sup>note2</sup> | mA   |
|                           |        | P00~P01, P20~P27, P40~P41, P120,                                                                             | 4.0V≤VDD≤5.5V<br>-40~+85°C      |                            |     | 100                 |      |
|                           |        | P00~P01, P20~P27, P40~P41, P120,<br>P130, P136, P137, P140<br>Total pins (when duty cycle ≤ $70\%^{note3}$ ) | 4.0V≤VDD≤5.5V<br>85~+105°C      |                            |     | 70                  | mA   |
|                           | IOL1   |                                                                                                              | 2.4V≤VDD<4.0V                   |                            |     | 30                  | mA   |
| Low-level                 |        |                                                                                                              | 1.8V≤VDD<2.4V                   |                            |     | 15                  | mA   |
| output                    |        |                                                                                                              | P10~P17, P30~P31, P50~P51, P60~ | 4.0V≪VDD≪5.5V<br>-40~+85°C |     |                     | 120  |
| current <sup>note 1</sup> |        | P63, P70 $\sim$ P75, P146, P147<br>Total pins (Total pins (when duty cycle $\leq$ 70% <sup>note3</sup> )     | 4.0V≪VDD≪5.5V<br>85~+105°C      |                            |     | 80                  | mA   |
|                           |        |                                                                                                              | 2.4V≤VDD<4.0V                   |                            |     | 40                  | mA   |
|                           |        |                                                                                                              | 1.8V≤VDD<2.4V                   |                            |     | 20                  | mA   |
|                           |        | Total pins (Total pins (when duty cycle                                                                      | 1.8V≤VDD≤5.5V<br>-40~+85°C      |                            |     | 150                 |      |
|                           |        | ≤70% <sup>note3</sup> )                                                                                      | 1.8V≪VDD≪5.5V<br>85~+105°C      |                            |     | 100                 | mA   |
|                           |        | P121 $\sim$ P124 1 pin alone                                                                                 | 1.8V≤VDD≤5.5V                   |                            |     | 10 <sup>注</sup> 2   | mA   |
|                           | IOL2   | Total pins<br>(Total pins (when duty cycle ≤70% <sup>note3</sup> )                                           | 1.8V≪VDD≪5.5V                   |                            |     | 40                  | mA   |

Note:

1. This is the current value that guarantees the operation of the device even if the current flows from the output pin to the VSS pin.

2. Can not exceed the total current value.

3. This is the output current value of "duty cycle≤70% condition"。

The output current value with a duty cycle> 70% can be calculated with the following calculation formula (when the duty cycle is changed to n%)

• The total output current of the pins =  $(IOL \times 0.7)/(n \times 0.01)$ 

<example> IOL= 10.0mA, n = 80%

The total output current of the pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$ mA

The current of each pin does not change due to the duty cycle, and no current above the absolute maximum rating will flow.

Remark: Unless otherwise specified, the characteristics of multiplexed pins are the same as those of port pins.



#### (TA=–40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V)

| item             | symbol | condition                    |               | MIN    | TYP | MAX    | unit |
|------------------|--------|------------------------------|---------------|--------|-----|--------|------|
|                  |        | P00~P01, P10~P17, P20~P27,   |               |        |     |        |      |
|                  |        | P30~P31, P40~P41, P50~P51,   |               |        |     |        |      |
| High level input | VIH1   | P62~P63, P70~P75, P120~P124, | Schmidt input | 0.8VDD |     | VDD    | V    |
| voltage          |        | EXCLK, EXCLKS, RESETB, P130, |               |        |     |        |      |
|                  |        | P136, P137, P140, P146, P147 |               |        |     |        |      |
|                  | VIH2   | P60~P61                      | P60~P61       |        |     | 6.0    | V    |
|                  |        | P00~P01, P10~P17, P20~P27,   |               |        |     |        |      |
|                  |        | P30~P31, P40~P41, P50~P51,   |               |        |     |        |      |
| High level input | VIL1   | P62~P63, P70~P75, P120~P124, | Schmidt input | 0      |     | 0.2VDD | V    |
| voltage          |        | EXCLK, EXCLKS, RESETB, P130, |               |        |     |        |      |
|                  |        | P136, P137, P140, P146, P147 |               |        |     |        |      |
|                  | VIL2   | P60~P61                      |               | 0      |     | 0.3VDD | V    |

Note: Unless otherwise specified, the characteristics of multiplexed pins are the same as those of port pins.



#### (TA=-40 $\sim$ +105°C, 1.8V $\leq$ VDD $\leq$ 5.5V, VSS=0V)

| item           | symbol | condition                                                                                                            | 1                                | MIN       | TYP | MAX | unit   |
|----------------|--------|----------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------|-----|-----|--------|
|                |        |                                                                                                                      | 4.0V≪VDD≪5.5V,<br>IOH1= - 12.0mA | VDD - 1.5 |     |     | V      |
|                | VOH1   | P00~P01, P10~P17, P20~P27,<br>P30~P31, P40~P41, P50~P51,                                                             | 4.0V≪VDD≪5.5V,<br>IOH1= - 6.0mA  | VDD - 0.7 |     |     | V      |
|                | VOHI   | P62~P63, P70~P75, P120,<br>P130, P136, P137, P140, P146,<br>P147                                                     | 2.4V≪VDD≪5.5V,<br>IOH1= - 3.0mA  | VDD - 0.6 |     |     | V      |
| High level     |        | F 147                                                                                                                | 1.8V≪VDD≪5.5V,<br>IOH1= - 2mA    | VDD - 0.5 |     |     | V      |
| output voltage |        |                                                                                                                      | 4.0V≤VDD≤5.5V,<br>IOH2= - 2.5mA  | VDD - 1.5 |     |     | $\vee$ |
|                | VOH2   | P121~P124                                                                                                            | 4.0V≪VDD≪5.5V,<br>IOH2= - 1.5mA  | VDD - 0.7 |     |     | V      |
|                | VONZ   | P 121~P 124                                                                                                          | 2.4V≪VDD≪5.5V,<br>IOH2= - 0.5mA  | VDD - 0.6 |     |     | V      |
|                |        |                                                                                                                      | 1.8V≪VDD≪5.5V,<br>IOH2= - 0.4mA  | VDD - 0.5 |     |     | V      |
|                |        | P00~P01, P10~P17, P20~P27,<br>P30~P31, P40~P41, P50~P51,<br>P60~P63, P70~P75, P120,<br>P130, P136, P137, P140, P146, | 4.0V≤VDD≤5.5V,<br>IOL1=35.0mA    |           |     | 1.2 | V      |
|                |        |                                                                                                                      | 4.0V≤VDD≤5.5V,<br>IOL1=20.0mA    |           |     | 0.7 | V      |
|                | VOL1   |                                                                                                                      | 2.4V≪VDD≪5.5V,<br>IOL1=9.0mA     |           |     | 0.4 | V      |
| Low-level      |        | P147                                                                                                                 | 1.8V≪VDD≪5.5V,<br>IOL1=6.0mA     |           |     | 0.4 | V      |
| output voltage |        |                                                                                                                      | 4.0V≤VDD≤5.5V,<br>IOL2=10.0mA    |           |     | 1.2 | V      |
|                |        |                                                                                                                      | 4.0V≪VDD≪5.5V,<br>IOL2=6.0mA     |           |     | 0.7 | V      |
|                | VOL2   | P121~P124                                                                                                            | 2.4V≤VDD≤5.5V,<br>IOL2=2.5mA     |           |     | 0.4 | V      |
|                |        |                                                                                                                      | 1.8V≪VDD≪5.5V,<br>IOL2=1.5mA     |           |     | 0.4 | V      |

Note: Unless otherwise specified, the characteristics of multiplexed pins are the same as those of port pins.



#### (TA=–40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V)

| item                            | symbol | condition                                                                                                                 |                                                        | MIN | TYP | MAX | unit |
|---------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----|-----|-----|------|
|                                 | ILIH1  | P00~P01, P10~P17, P20~P27,<br>P30~P31, P40~P41, P50~P51,<br>P60~P63, P70~P75, P120, P130,<br>P136, P137, P140, P146, P147 | VI=VDD                                                 |     |     | 1   | uA   |
| High-level input                | ILIH2  | RESETB                                                                                                                    | VI=VDD                                                 |     |     | 1   | uA   |
| leakage current                 | ILIH3  | P121~P124 (X1, X2,                                                                                                        | VI=VDD, when input<br>port and external clock<br>input |     |     | 1   | uA   |
|                                 |        | EXCLK, XT1, XT2, EXCLKS)                                                                                                  | VI=VDD, when the resonator is connected                |     |     | 10  | uA   |
|                                 | ILIL1  | P00~P01, P10~P17, P20~P27,<br>P30~P31, P40~P41, P50~P51,<br>P60~P63, P70~P75, P120, P130,<br>P136, P137, P140, P146, P147 | VI=VSS                                                 |     |     | -1  | uA   |
| Low-level input                 | ILIL2  | RESETB                                                                                                                    | VI=VSS                                                 |     |     | -1  | uA   |
| leakage current                 | ILIL3  | P121~P124 (X1, X2,                                                                                                        | VI=VSS, when input<br>port and external clock<br>input |     |     | -1  | uA   |
|                                 |        | EXCLK, XT1, XT2, EXCLKS)                                                                                                  | VI=VSS, when the resonator is connected                |     |     | -10 | uA   |
| Internal pull-up<br>resistor    | RU     | P00~P01, P10~P17, P20~P27,<br>P30~P31, P40~P41, P50~P51,<br>P62~P63, P70~P75, P120, P130,<br>P136, P137, P140, P146, P147 | VI=VSS, when input port                                | 10  | 30  | 100 | kΩ   |
| Internal pull-<br>down resistor | RD     | P00~P01, P10~P17, P20~P27,<br>P30~P31, P50~P51, P62~P63,<br>P70~P75, P120, P130, P136,<br>P137, P140, P146, P147          | VI=VDD, when input port                                | 10  | 30  | 100 | kΩ   |

Note: Unless otherwise specified, the characteristics of multiplexed pins are the same as those of port pins.

### 6.5.2 Power supply current characteristics

| item                     | symbol                |                                             | cone                                 | dition                                               |                         | MIN. | TYP. | MAX. | unit |
|--------------------------|-----------------------|---------------------------------------------|--------------------------------------|------------------------------------------------------|-------------------------|------|------|------|------|
|                          |                       |                                             | High-speed internal                  | f <sub>HOCO</sub> =64MHz, f <sub>IH</sub>            | =64MHz <sup>note3</sup> |      | 4.5  | 6.9  |      |
|                          |                       |                                             | oscillator                           | $f_{HOCO}$ =64MHz, $f_{IH}$                          | =32MHz <sup>note3</sup> |      | 3.5  | 4.5  | mA   |
|                          |                       |                                             | High-speed main                      | f <sub>MX</sub> =20MHz <sup>note2</sup>              | Input square<br>wave    |      | 6.0  | 6.5  | mA   |
|                          | I <sub>DD1</sub>      | Operating                                   | system clock                         | 1 <sub>MX</sub> -2010112                             | Connect the<br>crystal  |      | 6.0  | 6.5  | IIIA |
|                          | יטטי                  | mode                                        | Subsystem clock<br>operation         | f <sub>SUB</sub> =32.768kHz                          | Input square<br>wave    |      | 175  | 300  | uA   |
|                          |                       |                                             |                                      | note4                                                | Connect the<br>crystal  |      | 175  | 300  | uA   |
|                          |                       |                                             | Low-speed internal oscillator        | fIL=15kHz <sup>note8</sup>                           |                         |      | 174  | 300  | uA   |
|                          |                       | Sleep mode                                  | High-speed internal                  | $f_{HOCO}$ =64MHz, $f_{IH}$                          | =64MHz <sup>note3</sup> |      | 1.7  | 2.6  | mA   |
|                          |                       |                                             | oscillator                           | f <sub>HOCO</sub> =32MHz, f <sub>IH</sub>            | =32MHz <sup>note3</sup> |      | 1.1  | 1.7  | mA   |
| Current <sup>note1</sup> |                       |                                             | High-speed main<br>system clock      | f <sub>MX</sub> =20MHz <sup>note2</sup> wave<br>Conr | Input square<br>wave    |      | 0.85 | 1.3  |      |
|                          |                       |                                             |                                      |                                                      | Connecting crystal      |      | 0.85 | 1.3  | mA   |
|                          | I <sub>DD2</sub>      |                                             | Subsystem clock                      | f <sub>SUB</sub> =32.768kHz                          | Input square<br>wave    |      | 85   | 240  |      |
|                          |                       |                                             | operation                            | note5                                                | Connecting crystal      |      | 85   | 240  | uA   |
|                          |                       |                                             | Low-speed internal oscillator        | fIL=15kHz <sup>note8</sup>                           |                         |      | 85   | 240  | uA   |
|                          |                       | Deep sleep<br>mode <sup>note 7</sup>        |                                      |                                                      |                         |      | 80   | 185  | uA   |
| IDD3                     |                       | Partial                                     | T <sub>A</sub> =-40°C~+25°C VE       | DD=3.0V                                              |                         |      | 4.5  | 10   |      |
|                          | IDD3 <sup>note6</sup> | power-                                      | T <sub>A</sub> =-40°C~+85°C VDD=3.0V |                                                      |                         |      | 4.5  | 80   |      |
|                          | \$                    | down deep<br>sleep<br>mode <sup>note7</sup> | T <sub>A</sub> =–40°C∼+105°C ∖       | /DD=3.0V                                             |                         |      | 4.5  | 125  | uA   |

(TA=–40~+105°C, 1.8V≤VDD≤5.5V, Vss=0V)

Note:

This is the current flowing through VDD, including the input leakage current when the input pin is fixed to VDD or VSS. TYP.
Value: CPU is in the execution of multiplication instruction (IDD1), And does not include peripheral operating current.
MAX. Value: CPU is in full instruction execution action (IDD1), and includes peripheral operating current, but does not include the flow to the A/D converter.

2) The current of the LVD circuit, I/O port, and internal pull-up or pull-down resistors does not include the current when rewriting data flash memory

## 

- 3) This is the case when the high-speed internal oscillator and the subsystem clock stop oscillating.
- 4) This is the case where the high-speed main system clock and subsystem clock stop oscillating.
- 5) This is the case when the high-speed internal oscillator and the high-speed main system clock stop oscillating.
- 6) This is the case when the high-speed internal oscillator and the high-speed main system clock stop oscillating. Contains the current flowing to the RTC, but does not include the 15-bit interval timer and watchdog Timer current.
- 7) Does not include current to RTC, 15-bit interval timer and watchdog timer.
- 8) For the current value when the subsystem clock is running in the deep sleep mode, please refer to the current value when the subsystem clock is running in the sleep mode.
- 9) This is the case where the high-speed internal oscillator, the high-speed main system clock and the subsystem clock stop oscillating.

#### Note:

- fHOCO: The clock frequency of the high-speed internal oscillator, fIH: the system clock frequency provided by the high-speed internal oscillator.
- 2) fsub : External subsystem clock frequency (XT1/XT2 clock oscillation frequency).
- 3) fmx : External main system clock frequency (X1/X2 clock oscillation frequency).
- 4) fiL : Clock frequency of low-speed internal oscillator.
- 5) TYP. The temperature condition of the value is  $TA=25^{\circ}C$ .



#### (TA=-40~+105°C, 1.8V≤VDD≤5.5V, Vss=0V)

| parameter                               | symbol                | condition | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------|-----------------------|-----------|------|------|------|------|
| Low-speed internal oscillator operating | IFIL <sup>note1</sup> |           |      | 0.2  |      | uA   |
| current                                 |                       |           |      | 0.2  |      | uA   |
| RTC operating current                   | IRTC note 1,2,3       |           |      | 0.04 |      | uA   |
| 15-bit interval timer operating current | IIT note 1,2,4        |           |      | 0.02 |      | uA   |
| Watchdog timer operating current        | IWDT note 1,2,5       | fIL=15kHz |      | 0.22 |      | uA   |
| A/D converter operating current         | IADC note 1,6         | ADC @8MHz |      | 2.2  |      | mA   |
| LVD operating current                   | ILVD note 1,7         |           |      | 0.08 |      | uA   |

note:

- 1) This is the current flowing through VDD.
- 2) This is the case when the high-speed internal oscillator and the high-speed system clock stop oscillating.
- 3) This is the current that only flows to the real-time clock (RTC) (not including the operating current of the low-speed internal oscillator and XT1 oscillator circuit). When the real-time clock is running in running mode or sleep mode, the current value of the microcontroller is IDD1 or IDD2 plus the value of IRTC. In addition, when low-speed internal oscillator is selected, IFIL must be added. IDD2 when the subsystem clock is running contains the operating current of the real-time clock.
- 4) This is the current that only flows to the 15-bit interval timer (not including the operating current of the low-speed internal oscillator and XT1 oscillator circuit). When the 15-bit interval timer is running in run mode or sleep mode, the current value of the microcontroller is the value of IDD1 or IDD2 plus IIT. In addition, when low-speed internal oscillator is selected, IFIL must be added.
- 5) This is the current that only flows to the watchdog timer (including the operating current of the low-speed internal oscillator). When the watchdog timer is running, the current value of the microcontroller is IDD1 or IDD2 or IDD3 plus the value of IWDT.
- 6) This is the current that only flows to the A/D converter. When the A/D converter is running in running mode or sleep mode, the current value of the microcontroller is IDD1 or IDD2 plus the value of IADC.
- 7) This is the current that only flows to the LVD circuit. In the case of LVD circuit operation, the current value of the microcontroller is the value of IDD1 or IDD2 or IDD3 plus ILVD.

Note:

- 1) fiL : Clock frequency of low-speed internal oscillator.
- 2) TYP. The temperature condition of the value is TA=25°C.

### 6.6 AC characteristic

| item                                                                        | symbol          | condition                                       | 1             | MIN      | TYP  | MAX  | unit |
|-----------------------------------------------------------------------------|-----------------|-------------------------------------------------|---------------|----------|------|------|------|
| Instruction cycle<br>(Minimum                                               | 701/            | The main system clock (f <sub>MAIN</sub> ) runs | 1.8V≤VDD≤5.5V | 0.015625 |      | 0.5  | μs   |
| instruction<br>execution time)                                              | ТСҮ             | Subsystem clock (f <sub>SUB</sub> ) operation   | 1.8V≤VDD≤5.5V | 28.5     | 30.5 | 31.3 | μs   |
| External system                                                             | fEX             | 1.8V≤VDD≤5.5V                                   |               | 1.0      |      | 20.0 | MHz  |
| clock frequency                                                             | fEXS            | 1.8V≤VDD≤5.5V                                   |               | 32.0     |      | 35.0 | kHz  |
| High and low level width of external                                        | tEXH,<br>tEXL   | 1.8V≤VDD≤5.5V                                   |               | 24       |      |      | ns   |
| system clock input                                                          | tEXHS,<br>tEXLS | 1.8V≤VDD≤5.5V                                   | 13.7          |          |      | μs   |      |
| TI00 $\sim$ TI03,<br>TI10 $\sim$ TI13, input<br>high and low level<br>width | tTIH,<br>tTIL   | 1.8V≤VDD≤5.5V                                   | 1/fMCK+10     |          |      | ns   |      |
| TO00 $\sim$ TO03,                                                           |                 | 4.0V≤VDD≤5.5V                                   |               |          |      | 16   | MHz  |
| TO10 $\sim$ TO13,                                                           | fTO             | 2.4V≤VDD<4.0V                                   |               |          |      | 8    | MHz  |
| output frequency                                                            |                 | 1.8V≤VDD<2.4V                                   |               |          |      | 4    | MHz  |
| CLKBUZ0,                                                                    |                 | 4.0V≤VDD≤5.5V                                   |               |          |      | 16   | MHz  |
| CLKBUZ1                                                                     | fPCL            | 2.4V≤VDD<4.0V                                   |               |          |      | 8    | MHz  |
| Output frequency                                                            |                 | 1.8V≤VDD<2.4V                                   |               |          |      | 4    | MHz  |
| Interrupt input high<br>and low level<br>width                              | tINTH,<br>tINTL | INTP0 $\sim$ INTP3                              | 1.8V≤VDD≤5.5V | 1        |      |      | μs   |
| Key interrupt input<br>high and low level<br>width                          | tKR             | KR0 $\sim$ KR5                                  | 1.8V≤VDD≤5.5V | 250      |      |      | ns   |
| RESETB low-level width                                                      | tRSL            |                                                 |               | 10       |      |      | μs   |

(TA=–40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V)

Note: fMCK: Operating clock frequency of timer4 unit.



### 6.7 **Peripheral features**

### 6.7.1 Universal interface unit

#### (1) UART mode

#### · (TA=-40~+85°C, 1.8V≤VDD≤5.5V, Vss=0V)

| item          |                   | Specificat                                                   | unit |        |      |  |
|---------------|-------------------|--------------------------------------------------------------|------|--------|------|--|
| item          | condition         |                                                              | MIN  | MAX    | um   |  |
|               |                   |                                                              |      | fмск/6 | bps  |  |
| Transfer rate | 1.8V ≤ VDD ≤ 5.5V | The theoretical value of the maximum transfer rate fMCK=fCLK |      | 10.6   | Mbps |  |

· (TA=+85~+105°C, 1.8V≤VDD≤5.5V, Vss=0V)

| item          |                   | Specificat                       | unit |         |      |  |
|---------------|-------------------|----------------------------------|------|---------|------|--|
| item          | condition         |                                  | MIN  | MAX     | unit |  |
|               | 1.8V ≤ VDD ≤ 5.5V |                                  |      | fMCK/12 | bps  |  |
| Transfer rate |                   | Theoretical value of the maximum |      | 5.0     |      |  |
|               |                   | transfer ratefMCK=fCLK           |      | 5.3     | Mbps |  |

#### (2) Three-wire SPImode (master mode, internal clock output)

| ( | $T_{A=-40} \sim +105^{\circ}C$ | 1.8V≤VDD≤5.5V, Vss=0V       | 'n |
|---|--------------------------------|-----------------------------|----|
|   | 1 = 10 + 100 0,                | 1.00 < 000 < 0.00, 000 = 00 | ,  |

| 14                               | a sura la a l |                                |                   | $-40 \sim +3$ | 85°C | +85 $\sim$ +105 $^\circ\mathrm{C}$ |     | unit |
|----------------------------------|---------------|--------------------------------|-------------------|---------------|------|------------------------------------|-----|------|
| item                             | symbol        | C                              | ondition          | MIN           | MAX  | MIN                                | MAX | unit |
|                                  |               | tKCY1 ≥ 2/fCLK                 | 4.0V ≤ VDD ≤ 5.5V | 31.25         |      | 62.5                               |     | ns   |
| SCLKp<br>cycle time              | tKCY1         |                                | 2.7V ≤ VDD ≤ 5.5V | 41.67         |      | 83.33                              |     |      |
|                                  | INCTI         |                                | 2.4V ≤ VDD ≤ 5.5V | 65            |      | 125                                |     | ns   |
|                                  |               |                                | 1.8V ≤ VDD ≤ 5.5V | 125           |      | 250                                |     | ns   |
| SCLKp<br>high/low<br>level width |               | 4.0V ≤ VDD ≤ 5.5V              |                   | tKCY1/2-4     |      | tKCY1/2-7                          |     | ns   |
|                                  | tKH1,<br>tKL1 | $2.7V \le VDD \le 5.5V$        |                   | tKCY1/2-5     |      | tKCY1/2-10                         |     | ns   |
|                                  |               | $2.4V \le VDD \le 5.5V$        |                   | tKCY1/2-10    |      | tKCY1/2-20                         |     | ns   |
|                                  |               | $1.8V \le VDD \le 5.5V$        |                   | tKCY1/2-19    |      | tKCY1/2-38                         |     | ns   |
| SDIp                             |               | $4.0V \le VDD \le 5.5^{\circ}$ | 12                |               | 23   |                                    | ns  |      |
| preparatio                       | tSIK1         | 2.7V ≤ VDD ≤ 5.5V              |                   | 17            |      | 33                                 |     | ns   |
| n time (to                       | ISIKI         | $2.4V \le VDD \le 5.5V$        | V                 | 20            |      | 38                                 |     | ns   |
| SCLKp↑)                          |               | 1.8V ≤ VDD ≤ 5.5V              | V                 | 28            |      | 55                                 |     | ns   |
| SDIp hold                        |               |                                |                   |               |      |                                    |     |      |
| time (to                         | tKSI1         | $1.8V \le VDD \le 5.5V$        | V                 | 5             |      | 10                                 |     | ns   |
| SCLKp↑)                          |               |                                |                   |               |      |                                    |     |      |
| $SCLKp{\downarrow}{\rightarrow}$ |               |                                |                   |               |      |                                    |     |      |
| SDOp                             | tKSO1         | $1.8V \le VDD \le 5.5V$        | V                 |               | 5    |                                    | 10  | ns   |
| output                           | 11/301        | C=20pF note1                   |                   |               | 5    |                                    | 10  | 115  |
| delay time                       |               |                                |                   |               |      |                                    |     |      |

note1.: C is the load capacitance of the SCLKp and SDOp output lines.

note: Through the port inputmode register and the port outputmode register, the SDIp pin is selected as the normal input buffer and theSDOp the pin and SCLKp pin are selected as the usual output mode.



#### (3) Three-wire SPImode (slave mode, external clock input)

(TA=-40~+105°C, 1.8V≤VDD≤5.5V, Vss=0V)

| item                              | e vre h e l | a a ra diti             | inn          | $-40 \sim +$ | 85°C    | +85 $\sim$ +1 | 05°C  | unit |
|-----------------------------------|-------------|-------------------------|--------------|--------------|---------|---------------|-------|------|
| item                              | symbol      | condit                  | lon          | MIN          | MAX     | MIN           | MAX   | unit |
|                                   |             |                         | 20MHz < fMCK | 8/fMCK       |         | 16/fMCK       |       | ns   |
|                                   |             | 4.0V ≤ VDD ≤ 5.5V       | fMCK ≤20MHz  | 6/fMCK       |         | 12/fMCK       |       | ns   |
|                                   |             | 2.7V ≤ VDD ≤ 5.5V       | 16MHz < fMCK | 8/fMCK       |         | 16/fMCK       |       | ns   |
| SCLKp cycle                       | tKCY2       | 2.7 V S VDD S 5.5V      | fMCK ≤16MHz  | 6/fMCK       |         | 12/fMCK       |       | ns   |
| time                              | INC 12      | 2.4V ≤ VDD ≤ 5.5V       | 6/fMCK and   |              | 12/fMCK |               |       |      |
|                                   |             | 2.4V 2 VDD 2 3.3V       |              | 500          |         | and 1000      |       | ns   |
|                                   |             | 1.8V ≤ VDD ≤ 5.5V       |              | 6/fMCK and   |         | 12/fMCK       |       | 20   |
|                                   |             |                         |              | 750          |         | and 1500      |       | ns   |
| SCLKp                             | tKH2,       | $4.0V \le VDD \le 5.5V$ |              | tKCY1/2-7    |         | tKCY1/2-14    |       | ns   |
| high/low level                    | tKL2        | 2.7V ≤ VDD ≤ 5.5V       |              | tKCY1/2-8    |         | tKCY1/2-16    |       | ns   |
| width                             | INLZ        | 1.8V ≤ VDD ≤ 5.5V       |              | tKCY1/2-18   |         | tKCY1/2-36    |       | ns   |
| SDIp                              |             | 2.7V ≤ VDD ≤ 5.5V       |              | 1/fMCK+20    |         | 1/fMCK+40     |       | ns   |
| preparation<br>time (对<br>SCLKp↑) | tSIK2       | 1.8V ≤ VDD ≤ 5.5V       |              | 1/fMCK+30    |         | 1/fMCK+60     |       | ns   |
| SDIp hold time<br>(对 SCLKp↑)      | tKSI2       | 1.8V ≤ VDD ≤ 5.5V       |              | 1/fMCK+31    |         | 1/fMCK+62     |       | ns   |
|                                   |             | 2.7V ≤ VDD ≤ 5.5V       |              |              | 2/fMC   |               | 2/fMC |      |
|                                   |             | C=30pF note1            |              |              | K+44    |               | K+66  | ns   |
| SCLKp↓→SDOp                       | tKSO2       | 2.4V ≤ VDD ≤ 5.5V       |              |              | 2/fMC   |               | 2/fMC | 20   |
| output delay<br>time              | 11/302      | C=30pF note1            |              |              | K+75    |               | K+113 | ns   |
| ume                               |             | 1.8V ≤ VDD ≤ 5.5V       |              |              | 2/fMC   |               | 2/fMC | ne   |
|                                   |             | C=30pF note1            |              |              | K+100   |               | K+150 | ns   |

note1: C is the load capacitance of the SCLKp and SDOp output lines.

note: Through the port inputmode register and the port outputmode register, select the SDIp pin and SCLKp pin as the normal input buffer and select the SDOp pin as the normal output mode.



#### (4) Four-wire SPI mode (slave mode, external clock input)

| ( | (TA=–40~+105°C, 1.8V≤VDD≤5.5V, Vss=0V)        | ) |
|---|-----------------------------------------------|---|
|   | (1) = 10 1100 0, 1.00 < 700 < 0.00, 700 - 07) |   |

| itere             | a seconda a l | condition |                   | $-40 \sim +85^\circ C$ |     | +85 $\sim$ +1 | unit |      |
|-------------------|---------------|-----------|-------------------|------------------------|-----|---------------|------|------|
| item              | symbol        |           |                   | MIN                    | MAX | MIN           | MAX  | unit |
|                   |               | DAPmn=0   | 2.7V ≤ VDD ≤ 5.5V | 120                    |     | 240           |      | ns   |
| SSI00 set up time | tSSIK         |           | 1.8V ≤ VDD ≤ 5.5V | 200                    |     | 400           |      | ns   |
| 33100 set up time | ISSIN         | DAPmn=1   | 2.7V ≤ VDD ≤ 5.5V | 1/fMCK+120             |     | 1/fMCK+240    |      | ns   |
|                   |               |           | 1.8V ≤ VDD ≤ 5.5V | 1/fMCK+200             |     | 1/fMCK+400    |      | ns   |
|                   |               | DAPmn=0   | 2.7V ≤ VDD ≤ 5.5V | 1/fMCK+120             |     | 1/fMCK+240    |      | ns   |
| SSI00 hold time   | 1/201         |           | 1.8V ≤ VDD ≤ 5.5V | 1/fMCK+200             |     | 1/fMCK+400    |      | ns   |
| SSIUU nola time   | tKSSI         | DAPmn=1   | 2.7V ≤ VDD ≤ 5.5V | 120                    |     | 240           |      | ns   |
|                   |               |           | 1.8V ≤ VDD ≤ 5.5V | 200                    |     | 400           |      | ns   |

note: Through the port inputmode register and the port outputmode register, select the SDIp pin and SCLKp pin as the normal input buffer and select the SDOp pin as the normal outputmode.



#### (5) Simple IIC mode

(TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V)

| item            | er meh el        | e e e ditie e                                          | -40 $\sim$ +8               | 5°C                   | +85 $\sim$            | +105°C               | unit |
|-----------------|------------------|--------------------------------------------------------|-----------------------------|-----------------------|-----------------------|----------------------|------|
| item            | symbol           | condition                                              | MIN                         | MAX                   | MIN                   | MAX                  |      |
|                 |                  | 2.7V ≤ VDD ≤ 5.5V                                      |                             | 1000 <sup>note1</sup> |                       | (a anote1            |      |
|                 |                  | $C_{b}=50~pF,R_{b}=2.7~k\Omega$                        |                             |                       |                       | 400 <sup>note1</sup> | kHz  |
| SCLr Clock      | 600              | 1.8V ≤ VDD ≤ 5.5V                                      |                             | 400 <sup>note1</sup>  |                       | t o opote1           |      |
| frequency       | fSCL             | $C_b=100 \text{ pF}, \text{ R}_b=3 \text{ k}\Omega$    |                             |                       |                       | 100 <sup>note1</sup> | kHz  |
|                 |                  | 1.8V ≤ VDD ≤ 2.7V                                      |                             | 300 <sup>note1</sup>  |                       | 75 <sup>note1</sup>  | k Ha |
|                 |                  | $C_b$ = 100 pF, $R_b$ = 5 k $\Omega$                   |                             |                       |                       | 75110101             | kHz  |
|                 |                  | 2.7V ≤ VDD ≤ 5.5V                                      | 475                         |                       | 1200                  |                      | 20   |
|                 | tLOW             | $C_b=50~pF,~R_b=2.7~k\Omega$                           | 475                         |                       | 1200                  |                      | ns   |
| Hold time when  |                  | 1.8V ≤ VDD ≤ 5.5V                                      | 1150                        |                       | 4600                  |                      | 20   |
| SCLr is low     |                  | $C_{\rm b}{=}100~pF,~R_{\rm b}{=}3~k\Omega$            | 1150                        |                       | 4000                  |                      | ns   |
|                 |                  | 1.8V ≤ VDD ≤ 2.7V                                      | 1550                        |                       | 6500                  |                      | 20   |
|                 |                  | $C_{\rm b}{=}100~pF,~R_{\rm b}{=}5~k\Omega$            | 1550                        |                       | 0500                  |                      | ns   |
|                 |                  | 2.7V ≤ VDD ≤ 5.5V                                      | 475                         |                       | 1200                  |                      | ns   |
|                 |                  | $Cb = 50 \text{ pF}, \text{ Rb} = 2.7 \text{ k}\Omega$ | 475                         |                       | 1200                  |                      | 115  |
| Hold time when  | tнıgн            | $1.8V \le VDD \le 5.5V$                                | 1150                        |                       | 4600                  |                      | ns   |
| SCLr is high    |                  | $Cb = 100 \text{ pF}, \text{Rb} = 3 \text{ k}\Omega$   | 1150                        |                       | 4000                  |                      | 115  |
|                 |                  | 1.8V ≤ VDD ≤ 2.7V                                      | 1550                        |                       | 6500                  |                      | ns   |
|                 |                  | $Cb = 100 \text{ pF}, Rb = 5 \text{ k}\Omega$          | 1350                        |                       | 0300                  |                      | 115  |
|                 |                  | $2.7V \le VDD \le 5.5V$                                | 1/fMCK+85 <sup>note2</sup>  |                       | 1/fMCK+               |                      | ns   |
| Data            |                  | $Cb = 50 \text{ pF}, \text{ Rb} = 2.7 \text{ k}\Omega$ | 1/11VICR+05                 |                       | 220 <sup>note2</sup>  |                      | 113  |
| establishment   | tsu: dat         | $1.8V \le VDD \le 5.5V$                                | 1/fMCK+145 <sup>note2</sup> |                       | 1/fMCK+               |                      | ns   |
| time (received) | <b>1</b> 50. DAT | $Cb = 100 \text{ pF}, Rb = 3 \text{ k}\Omega$          | 1/11/10/04/143              |                       | 580 <sup>note2</sup>  |                      | 113  |
|                 |                  | $1.8V \le VDD \le 2.7V$                                | 1/fMCK+230 <sup>note2</sup> |                       | 1/fMCK+               |                      | ns   |
|                 |                  | $Cb = 100 \text{ pF}, Rb = 5 \text{ k}\Omega$          | 1/11/10/07                  |                       | 1200 <sup>note2</sup> |                      | 113  |
|                 |                  | $2.7V \le VDD \le 5.5V$                                |                             | 305                   |                       | 770                  | ns   |
|                 |                  | $Cb = 50 \text{ pF}, \text{ Rb} = 2.7 \text{ k}\Omega$ |                             | 505                   |                       | 110                  | 113  |
| Data retention  | thd: dat         | 1.8V ≤ VDD ≤ 5.5V                                      |                             | 355                   |                       | 1420                 | ns   |
| time (send)     |                  | $Cb = 100 \text{ pF}, \text{Rb} = 3 \text{ k}\Omega$   |                             | 000                   |                       | 1720                 | 113  |
|                 |                  | 1.8V ≤ VDD ≤ 2.7V                                      |                             | 405                   |                       | 2070                 | ns   |
|                 |                  | $Cb = 100 \text{ pF}, \text{Rb} = 5 \text{ k}\Omega$   |                             | 400                   |                       | 2070                 | 115  |

note: 1. Must be set to at least fMCK/4.

2. The set value of fMCK cannot exceed the holding time of SCLr="L" and SCLr="H".

### 6.7.2 Serial interface IICA

#### (1) I2C standard mode

(TA=–40~+105°C, 1.8V≤VDD≤5.5V, Vss=0V)

| 14.0.00                                     | e, meh el | a an dition               | Specificati | on Value | unit |
|---------------------------------------------|-----------|---------------------------|-------------|----------|------|
| item                                        | symbol    | condition                 | MIN         | MAX      | unit |
| SCLA0 clock frequency                       | fSCL      | Standard mode : fCLK≥1MHz |             | 100      | kHz  |
| Start condition set up time                 | tSU: STA  |                           | 4.7         |          | μs   |
| Start condition hold time note1             | tHD: STA  |                           | 4.0         |          | μs   |
| Hold time when SCLA0 is low                 | tLOW      |                           | 4.7         |          | μs   |
| Hold time when SCLA0 is high                | tHIGH     |                           | 4.0         |          | μs   |
| Data establishment time (received)          | tSU: DAT  |                           | 250         |          | ns   |
| Data retention time (send) <sup>note2</sup> | tHD: DAT  |                           | 0           | 3.45     | μs   |
| Stop condition set up time                  | tSU: STO  |                           | 4.0         |          | μs   |
| Bus idle time                               | tBUF      |                           | 4.7         |          | μs   |

note:

a) Generate the first clock pulse after generating the start condition or restarting the condition.

b) During normal transmission, tHD: the maximum value of DAT (MAX.) needs to be guaranteed, and it is necessary to wait for an acknowledgement (ACK).

#### Note:

The MAX. value of Cb (communication line capacitance) of each mode and the value of Rb (communication line pull-up resistance value) at this time are as follows:

Standard mode: Cb=400pF, Rb=2.7kΩ

#### (2) I2C fast mode

#### (TA=-40~+105°C, 1.8V≤VDD≤5.5V, Vss=0V)

| item                                   | a wale at    |                        | Specificati | unit |      |
|----------------------------------------|--------------|------------------------|-------------|------|------|
| Item                                   | symbol       | condition              | MIN         | MAX  | unit |
| SCLA0 clock frequency                  | fSCL         | Fast mode: fCLK≥3.5MHz |             | 400  | kHz  |
| Start condition set up time            | tsu: sta     |                        | 0.6         |      | μS   |
| Start condition hold time note1        | thd: sta     |                        | 0.6         |      | μS   |
| Hold when SCLA0 is low time            | tLOW         |                        | 1.3         |      | μS   |
| Hold when SCLA0 is high time           | tніgн        |                        | 0.6         |      | μS   |
| Data set up time (received)            | tsu: dat     |                        | 100         |      | ns   |
| Data hold time (send) <sup>note2</sup> | thd: dat     |                        | 0           | 0.9  | μS   |
| Stop condition set up time             | tsu: sto     |                        | 0.6         |      | μS   |
| Bus idle time                          | <b>t</b> BUF |                        | 1.3         |      | μS   |

note:

- a) Generate the first clock pulse after generating the start condition or restarting the condition.
- b) During normal transmission, tHD: the maximum value of DAT (MAX.) needs to be guaranteed, and it is



necessary to wait for an acknowledgement (ACK).

Note: The MAX. value of Cb (communication line capacitance) of each mode and the value of Rb (communication line pull-up resistance value) at this time are as follows:

Fast mode: Cb=320pF, Rb=1.1kΩ

#### (3) I2C enhanced fast mode

(TA=–40~+105°C, 1.8V≤VDD≤5.5V, Vss=0V)

| item                                   | er meh el | a an dition                    | Specificati | on Value |      |
|----------------------------------------|-----------|--------------------------------|-------------|----------|------|
| Item                                   | symbol    | condition                      | MIN         | MAX      | unit |
| SCLA0 clock frequency                  | fSCL      | Enhanced fast mode: fCLK≥10MHz |             | 1000     | kHz  |
| Start condition set up time            | tSU: STA  |                                | 0.26        |          | μs   |
| Start condition hold time note1        | tHD: STA  |                                | 0.26        |          | μs   |
| Hold time when SCLA0 is low            | tLOW      |                                | 0.5         |          | μs   |
| When SCLA0 is high hold time           | tHIGH     |                                | 0.26        |          | μs   |
| Data set up time (received)            | tSU: DAT  |                                | 50          |          | ns   |
| Data hold time (send) <sup>note2</sup> | tHD: DAT  |                                | 0           | 0.45     | μs   |
| Stop condition set up time             | tSU: STO  |                                | 0.26        |          | μs   |
| Bus idle time                          | tBUF      |                                | 0.5         |          | μs   |

note:

- a) Generate the first clock pulse after generating the start condition or restarting the condition.
- b) During normal transmission, tHD: the maximum value of DAT (MAX.) needs to be guaranteed, and it is necessary to wait for an acknowledgement (ACK).

Note: The MAX. value of Cb (communication line capacitance) of each mode and the value of Rb (communication line pull-up resistance value) at this time are as follows:

Enhanced fast mode: Cb=120pF, Rb=1.1KΩ



### 6.8 Analog characteristic

### 6.8.1 A/D converter characteristic

The distinction of A/D converter characteristic

| Reference voltage                                         | Reference voltage (+) =V <sub>DD</sub><br>Reference voltage (-) =V <sub>SS</sub> |
|-----------------------------------------------------------|----------------------------------------------------------------------------------|
| ANI0~ANI36                                                |                                                                                  |
| Internal reference voltage, output voltage of temperature | Refer to the table below                                                         |
| sensor                                                    |                                                                                  |

Select the case of reference voltage (+) =V<sub>DD</sub>, reference voltage (–) =V<sub>SS</sub>

| (T <sub>A</sub> =−40~+105°C, 1 | I.8V≤V <sub>DD</sub> ≤5.5V, | V <sub>SS</sub> =0V, reference voltage (+ | ) = $V_{DD}$ , reference voltage (-) = $V_{SS}$ ) |
|--------------------------------|-----------------------------|-------------------------------------------|---------------------------------------------------|
|--------------------------------|-----------------------------|-------------------------------------------|---------------------------------------------------|

| item                                   | symbol                                                          | conditio                                               | n                | MIN.                                 | TYP.                   | MAX.     | unit  |
|----------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------|------------------|--------------------------------------|------------------------|----------|-------|
| Resolution                             | RES                                                             |                                                        |                  |                                      | 12                     |          | bit   |
| Composite error                        | AINL                                                            | 12-bit resolution                                      | 1.8V≤VDD≤5.5V    |                                      | 6                      |          | LSB   |
| Conversion time                        | t <sub>CONV</sub>                                               | 12-bit resolution<br>Conversion target: ANI0<br>~ANI36 | 1.8V≤VDD≤5.5V    | 16                                   |                        |          | Tmclk |
| Zero error note 1                      | E <sub>ZS</sub>                                                 | 12-bit resolution                                      | 1.8V≤VDD≤5.5V    |                                      | 0                      |          | LSB   |
| Full scale error note 1                | $E_{FS}$                                                        | 12-bit resolution                                      | 1.8V≤VDD≤5.5V    |                                      | 0                      |          | LSB   |
| Integral linearity<br>error note 1     | ILE                                                             | 12-bit resolution                                      | 1.8V≤VDD≤5.5V    |                                      |                        | ±2       | LSB   |
| Differential<br>linearity error note 1 | DLE                                                             | 12-bit resolution                                      | 1.8V≤VDD≤5.5V    |                                      |                        | ±3       | LSB   |
|                                        |                                                                 | ANI0~ANI36                                             |                  | 0                                    |                        | $V_{DD}$ | V     |
| Analog input                           | V <sub>AIN</sub>                                                | Internal reference voltage (1                          | I.8V≤VDD≤5.5V)   |                                      | V <sub>BGR</sub> note2 |          | V     |
| voltage                                | <sup>V</sup> AIN<br>The output voltage of th<br>(1.8V≤VDD≤5.5V) |                                                        | mperature sensor | V <sub>TMPS25</sub> <sup>note2</sup> |                        |          | V     |

Note: 1. Does not include quantization error ( $\pm 1/2$  LSB).

2."6.8.2 Characteristic of temperature sensor/internal reference voltage"

3. Tmclk is the AD action clock cycle, the maximum action frequency is 8MHz.

# 6.8.2 Characteristic of temperature sensor/internal reference

### voltage

(TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V)

| item                          | symbol           | condition | MIN                   | TYP  | MAX                  | unit  |
|-------------------------------|------------------|-----------|-----------------------|------|----------------------|-------|
| The output voltage of the     | VTMPS25          | TA_125°C  |                       | 1.00 |                      | V     |
| temperature sensor            | VTMPS25 TA=+25°C |           | 1.09                  |      | V                    |       |
| Internal reference voltage    | VBGR             |           | 1.38 <sup>note1</sup> | 1.45 | 1.5 <sup>note1</sup> | V     |
| Temperature Coefficient       | FVTMPS           |           |                       | -3.5 |                      | mV/°C |
| Stable operation waiting time | tAMP             |           | 5                     |      |                      | μs    |

Note: Low temperature Specification Value is guaranteed by design, mass production does not measure low temperature conditions.

### 6.8.3 POR circuit characteristic

(TA=−40~+105°C, VSS=0V)

| item                     | symbol | condition                           |      | TYP  | MAX  | unit |
|--------------------------|--------|-------------------------------------|------|------|------|------|
| Detection voltors        | VPOR   | When the power supply voltage rises |      | 1.50 | 1.75 | V    |
| Detection voltage        | VPDR   | When the power supply voltage drops | 1.37 | 1.45 |      | V    |
| Minimum pulse widthnote1 | TPW    |                                     | 300  |      |      | μs   |

note1: This is the time required for POR to reset when VDD is lower than VPDR. In addition, in the deep sleep mode, when the main system clock (fMAIN) is stopped by setting bit0 (HIOSTOP) and bit7 (MSTOP) of the clock operation status control register (CSC), the oscillation of the main system clock (fMAIN) is stopped from VDD lower than 0.7V to rise above VPOR. Time required for POR reset.



### 6.8.4 LVD circuit characteristic

#### 1) Reset mode and interrupt mode

(Ta=-40~+105°C, VPDR≤VDD≤5.5V, VSS=0V)

| item                | symbol | condition                  | MIN  | TYP  | MAX  | unit |
|---------------------|--------|----------------------------|------|------|------|------|
|                     | VLVD0  | power supply voltage rises |      | 4.06 | 4.14 | V    |
|                     | VLVDO  | power supply voltage drops | 3.90 | 3.98 |      | V    |
|                     | VLVD1  | power supply voltage rises |      | 3.75 |      | V    |
|                     | VLVD1  | power supply voltage drops |      | 3.67 |      | V    |
|                     | VLVD2  | power supply voltage rises |      | 3.13 |      | V    |
|                     | VLVDZ  | power supply voltage drops |      | 3.06 |      | V    |
|                     |        | power supply voltage rises |      | 3.02 |      | V    |
|                     | VLVD3  | power supply voltage drops |      | 2.96 |      | V    |
|                     |        | power supply voltage rises |      | 2.92 |      | V    |
|                     | VLVD4  | power supply voltage drops |      | 2.86 |      | V    |
|                     | VLVD5  | power supply voltage rises |      | 2.81 |      | V    |
| Detection voltage   |        | power supply voltage drops |      | 2.75 |      | V    |
| Detection voltage   | VLVD6  | power supply voltage rises |      | 2.71 |      | V    |
|                     |        | power supply voltage drops |      | 2.65 |      | V    |
|                     |        | power supply voltage rises |      | 2.61 |      | V    |
|                     | VLVD7  | power supply voltage drops |      | 2.55 |      | V    |
|                     |        | power supply voltage rises |      | 2.50 |      | V    |
|                     | VLVD8  | power supply voltage drops |      | 2.45 |      | V    |
|                     |        | power supply voltage rises |      | 2.09 |      | V    |
|                     | VLVD9  | power supply voltage drops |      | 2.04 |      | V    |
|                     |        | power supply voltage rises |      | 1.98 |      | V    |
|                     | VLVD10 | power supply voltage drops |      | 1.94 |      | V    |
|                     |        | power supply voltage rises |      | 1.88 | 1.91 | V    |
|                     | VLVD11 | power supply voltage drops | 1.80 | 1.84 |      | V    |
| Minimum pulse width | tLW    |                            | 300  |      |      | μs   |
| Detection delay     |        |                            |      |      | 300  | μs   |



#### 2) 中断和复位模式

(Ta=-40 $\sim$ +105°C, VPDR  $\leq$ VDD $\leq$ 5.5V, VSS=0V)

| item        | symbol             | condition                                                                                | MIN. | TYP. | MAX. | unit |
|-------------|--------------------|------------------------------------------------------------------------------------------|------|------|------|------|
|             | V <sub>LVDA0</sub> | / <sub>POC2</sub> , V <sub>POC1</sub> , V <sub>POC0</sub> =0, 0, 0,下降复位电压                | 1.60 | 1.63 |      | V    |
|             | V                  | rising reset release volt                                                                | tage | 1.77 | 1.81 | V    |
|             | V <sub>LVDA1</sub> | LVIS1, LVIS0=1, 0<br>drop interrupt voltage                                              | 1.70 | 1.73 |      | V    |
|             | V                  | rising reset release volt                                                                | tage | 1.88 |      | V    |
|             | V <sub>LVDA2</sub> | LVIS1, LVIS0=0, 1<br>drop interrupt voltage                                              |      | 1.84 |      | V    |
|             | V                  | LVIS1, LVIS0=0, 0                                                                        | tage | 2.92 |      | V    |
|             | V <sub>LVDA3</sub> | drop interrupt voltage                                                                   |      | 2.86 |      | V    |
|             | V <sub>LVDB0</sub> | / <sub>POC2</sub> , V <sub>POC1</sub> , V <sub>POC0</sub> =0, 0, 1, decrease reset volta | age  | 1.84 |      | V    |
|             | V                  | LVIS1, LVIS0=1, 0                                                                        | tage | 1.98 |      | V    |
|             | V <sub>LVDB1</sub> | drop interrupt voltage                                                                   |      | 1.94 |      | V    |
|             | V <sub>LVDB2</sub> | LVIS1, LVIS0=0, 1                                                                        | tage | 2.09 |      | V    |
|             | ▼LVDB2             | drop interrupt voltage                                                                   |      | 2.04 |      | V    |
|             | V <sub>LVDB3</sub> | LVIS1, LVIS0=0, 0                                                                        | tage | 3.13 |      | V    |
| Interrupt & | VDB3               | drop interrupt voltage                                                                   |      | 3.06 |      | V    |
| eset mode   | V <sub>LVDC0</sub> | / <sub>POC2</sub> , V <sub>POC1</sub> , V <sub>POC0</sub> =0, 1, 0, decrease reset volta | age  | 2.45 |      | V    |
|             | V <sub>LVDC1</sub> | LVIS1, LVIS0=1, 0                                                                        | tage | 2.61 |      | V    |
|             | ▼LVDC1             | drop interrupt voltage                                                                   |      | 2.55 |      | V    |
|             | V <sub>LVDC2</sub> | LVIS1, LVIS0=0, 1                                                                        | tage | 2.71 |      | V    |
|             | ▼LVDC2             | drop interrupt voltage                                                                   |      | 2.65 |      | V    |
|             | V <sub>LVDC3</sub> | LVIS1, LVIS0=0, 0                                                                        | tage | 3.75 |      | V    |
|             | ▼LVDC3             | drop interrupt voltage                                                                   |      | 3.67 |      | V    |
|             | V <sub>LVDD0</sub> | / <sub>POC2</sub> , V <sub>POC1</sub> , V <sub>POC0</sub> =0, 1, 1, decrease reset volta | age  | 2.75 |      | V    |
|             | V <sub>LVDD1</sub> | LVIS1, LVIS0=1, 0                                                                        | tage | 2.92 |      | V    |
|             | * LVDD1            | drop interrupt voltage                                                                   |      | 2.86 |      | V    |
|             | V <sub>LVDD2</sub> | LVIS1, LVIS0=0, 1                                                                        | tage | 3.02 |      | V    |
|             | *LVDD2             | drop interrupt voltage                                                                   |      | 2.96 |      | V    |
|             | V <sub>LVDD3</sub> | LVIS1, LVIS0=0, 0                                                                        | tage | 4.06 | 4.14 | V    |
|             | * LVDD3            | drop interrupt voltage                                                                   | 3.90 | 3.98 |      | V    |

### 6.8.5 Reset time and rising slope of the power supply voltage

(TA=-40~+105°C, VSS=0V)

| item                                         | symbol             | condition | MIN | TYP | MAX | unit |
|----------------------------------------------|--------------------|-----------|-----|-----|-----|------|
| Reset time                                   | T <sub>RESET</sub> |           |     | 1   |     | Ms   |
| The rising slope of the power supply voltage | SVDD               |           |     |     | 54  | V/ms |



### 6.9 Memory characteristic

### 6.9.1 Flash Memory

| Symbol           | Parameter            | Conditions                       | MIN | MAX | Unit   |
|------------------|----------------------|----------------------------------|-----|-----|--------|
| Tprog            | Word Program (32bit) | Ta=–40∼+105°C                    |     | 120 | μs     |
| Tanaaa           | Sector erase (512B)  | Ta=–40∼+105°C                    | 2   | 3   | ms     |
| Terase           | Chip erase           | Ta=–40∼+105°C                    | 30  | 40  | ms     |
| N <sub>END</sub> | Endurance            | Ta=–40∼+105°C                    | 100 |     | kcycle |
| t <sub>RET</sub> | Data retention       | 100 kcycle (note2) at Ta = 105°C | 20  |     | Years  |

(TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V)

Note1: Data based on characterization results, not tested in production.

Note2: Cycling performed over the whole temperature range.

### 6.9.2 RAM Memory

#### (TA=-40~+105°C, 1.8V≤VDD≤5.5V, VSS=0V)

| Symbol   | Parameter        | Conditions    | MIN | MAX | Unit |
|----------|------------------|---------------|-----|-----|------|
| Vramhold | RAM Hold Voltage | Ta=–40∼+105°C | 0.8 |     | V    |



# 7 Package size chart

### 7.1 TSSOP20 (6.5x4.4mm, 0.65mm spacing)



| Symbol | Millimeter |      |      |
|--------|------------|------|------|
|        | Min        | Nom  | Max  |
| A      | -          | -    | 1.20 |
| A1     | 0.05       | -    | 0.15 |
| A2     | 0.80       | 1.00 | 1.05 |
| A3     | 0.39       | 0.44 | 0.49 |
| b      | 0.20       | -    | 0.28 |
| b1     | 0.19       | 0.22 | 0.25 |
| С      | 0.13       | -    | 0.17 |
| c1     | 0.12       | 0.13 | 0.14 |
| D      | 6.40       | 6.50 | 6.60 |
| E1     | 4.30       | 4.40 | 4.50 |
| E      | 6.20       | 6.40 | 6.60 |
| е      | 0.65BSC    |      |      |
| L      | 0.45       | 0.60 | 0.75 |
| L1     | 1.00REF    |      |      |
| θ      | 0          | -    | 8°   |



### 7.2 QFN20 (3x3mm, 0.4mm spacing)



| Querrale al | Millimeter |      |      |
|-------------|------------|------|------|
| Symbol      | Min        | Nom  | Max  |
| A           | 0.70       | 0.75 | 0.80 |
| A1          | -          | 0.02 | 0.05 |
| b           | 0.15       | 0.20 | 0.25 |
| с           | 0.18       | 0.20 | 0.25 |
| D           | 2.90       | 3.00 | 3.10 |
| D2          | 1.55       | 1.65 | 1.75 |
| е           | 0.40BSC    |      |      |
| Ne          | 1.60BSC    |      |      |
| Nd          | 1.60BSC    |      |      |
| E           | 2.90       | 3.00 | 3.10 |
| E2          | 1.55       | 1.65 | 1.75 |
| L           | 0.35       | 0.40 | 0.45 |
| h           | 0.20       | 0.25 | 0.30 |



### 7.3 SSOP24 (8.65x3.9mm, 0.635mm spacing)



| Symbol | Millimeter |      |      |
|--------|------------|------|------|
|        | Min        | Nom  | Max  |
| A      | -          | -    | 1.25 |
| A1     | 0.10       | 0.15 | 0.25 |
| A2     | 1.30       | 1.40 | 1.50 |
| A3     | 0.60       | 0.65 | 0.70 |
| b      | 0.23       | -    | 0.31 |
| b1     | 0.22       | 0.25 | 0.28 |
| С      | 0.20       | -    | 0.24 |
| c1     | 0.19       | 0.20 | 0.21 |
| D      | 8.55       | 8.65 | 8.75 |
| E1     | 3.80       | 3.90 | 4.00 |
| E      | 5.80       | 6.00 | 6.20 |
| е      | 0.635BSC   |      |      |
| h      | 0.30       | -    | 0.50 |
| L      | 0.50       | -    | 0.80 |
| L1     | 1.05REF    |      |      |
| θ      | 0          | -    | 8°   |



### 7.4 QFN24 (4x4mm, 0.5mm spacing)



| Querra la sel | Millimeter |      |      |
|---------------|------------|------|------|
| Symbol        | Min        | Nom  | Max  |
| A             | 0.70       | 0.75 | 0.80 |
| A1            | -          | 0.02 | 0.05 |
| b             | 0.18       | 0.25 | 0.30 |
| С             | 0.18       | 0.20 | 0.25 |
| D             | 3.90       | 4.00 | 4.10 |
| D2            | 2.40       | 2.50 | 2.60 |
| е             | 0.50BSC    |      |      |
| Ne            | 2.50BSC    |      |      |
| Nd            | 2.50BSC    |      |      |
| E             | 3.90       | 4.00 | 4.10 |
| E2            | 2.40       | 2.50 | 2.60 |
| L             | 0.35       | 0.40 | 0.45 |
| h             | 0.30       | 0.35 | 0.40 |



### 7.5 LQFP32 (7x7mm,0.8mm spacing)



| Symbol — | Millimeter |      |      |
|----------|------------|------|------|
|          | Min        | Nom  | Max  |
| А        | -          | -    | 1.60 |
| A1       | 0.05       | -    | 0.15 |
| A2       | 1.35       | 1.40 | 1.45 |
| A3       | 0.59       | 0.64 | 0.69 |
| b        | 0.33       | -    | 0.41 |
| b1       | 0.32       | 0.35 | 0.38 |
| С        | 0.13       | -    | 0.17 |
| c1       | 0.12       | 0.13 | 0.14 |
| D        | 8.80       | 9.00 | 9.20 |
| D1       | 6.90       | 7.00 | 7.10 |
| E        | 8.80       | 9.00 | 9.20 |
| E1       | 6.90       | 7.00 | 7.10 |
| eB       | 8.10       | -    | 8.25 |
| e        | 0.80BSC    |      |      |
| L        | 0.45       | -    | 0.75 |
| L1       | 1.00REF    |      |      |
| θ        | 0°         | -    | 7°   |



### 7.6 QFN32 (5x5mm, 0.5mm spacing)



| Symbol |      | Millimeter |      |  |
|--------|------|------------|------|--|
| Symbol | Min  | Nom        | Max  |  |
| A      | 0.70 | 0.75       | 0.80 |  |
| A1     | 0    | 0.02       | 0.05 |  |
| b      | 0.18 | 0.25       | 0.30 |  |
| С      | 0.18 | 0.20       | 0.25 |  |
| D      | 4.90 | 5.00       | 5.10 |  |
| D2     | 3.40 | 3.50       | 3.60 |  |
| e      |      | 0.50BSC    |      |  |
| Ne     |      | 3.50BSC    |      |  |
| E      | 4.90 | 5.00       | 5.10 |  |
| E2     | 3.40 | 3.50       | 3.60 |  |
| L      | 0.35 | 0.40       | 0.45 |  |
| h      | 0.30 | 0.35       | 0.40 |  |



### 7.7 QFN40 (5x5mm,0.4mm spacing)



| Symbol | Millimeter |      |      |
|--------|------------|------|------|
| Symbol | Min        | Nom  | Max  |
| A      | 0.70       | 0.75 | 0.80 |
| A1     | -          | 0.02 | 0.05 |
| b      | 0.15       | 0.20 | 0.25 |
| С      | 0.18       | 0.20 | 0.25 |
| D      | 4.90       | 5.00 | 5.10 |
| D2     | 3.30       | 3.40 | 3.50 |
| e      | 0.40BSC    |      |      |
| Nd     | 3.60BSC    |      |      |
| E      | 4.90       | 5.00 | 5.10 |
| E2     | 3.30       | 3.40 | 3.50 |
| Ne     | 3.60BSC    |      |      |
| L      | 0.35       | 0.40 | 0.45 |
| К      | 0.20       | -    | -    |
| h      | 0.30       | 0.35 | 0.40 |



### 7.8 LQFP48 (7x7mm,0.5mm spacing)



| Symbol | Millimeter |      |      |
|--------|------------|------|------|
|        | Min        | Nom  | Max  |
| A      | -          | -    | 1.60 |
| A1     | 0.05       | -    | 0.15 |
| A2     | 1.35       | 1.40 | 1.45 |
| A3     | 0.59       | 0.64 | 0.69 |
| b      | 0.18       | -    | 0.26 |
| b1     | 0.17       | 0.20 | 0.23 |
| С      | 0.13       | -    | 0.17 |
| c1     | 0.12       | 0.13 | 0.14 |
| D      | 8.80       | 9.00 | 9.20 |
| D1     | 6.90       | 7.00 | 7.10 |
| E      | 8.80       | 9.00 | 9.20 |
| E1     | 6.90       | 7.00 | 7.10 |
| eB     | 8.10       | -    | 8.25 |
| е      | 0.50BSC    |      |      |
| L      | 0.45       | -    | 0.75 |
| L1     | 1.00REF    |      |      |
| θ      | 0          | -    | 7°   |

# 8 Revision History

| Revision Date | Modify content |                      |                                                                       |
|---------------|----------------|----------------------|-----------------------------------------------------------------------|
| Revision      | Date           | Page/section         | content                                                               |
| 1.00          | 2021.05.10     | —                    | Original Issue                                                        |
| 1.10          | 2021.08.17     | 6.5.2                | Misrepresentation                                                     |
| 1.20          | 2021.09.08     | 1.3, 7.1-7.3         | Add package types – TSSOP20                                           |
| 1.30          | 2021.10.29     | 1.3, 7.1-7.3         | Add package types – SSOP24                                            |
| 1.40          | 2021.11.10     | 1.3, 7.1-7.3         | Add package types – QFN32                                             |
| 1.50          | 2021.12.20     | 6.5.2                | Modify the power supply current characteristics                       |
| 1.60          | 2022.03.03     | 1.3.2, 7.2           | Add package types – QFN24                                             |
| 1.70          | 2022.06.10     | 4.1, 4.3<br>5.7, 5.8 | Add port function and type<br>Add note for Low power consumption mode |
| 1.80          | 2022.08.26     | 1.3, 7               | Adjust pin diagram                                                    |